Efficient Power and Timing Side Channels for Physical Unclonable Functions

被引:0
作者
Ruehrmair, Ulrich [1 ]
Xu, Xiaolin [1 ]
Soelter, Jan [4 ]
Mahmoud, Ahmed [1 ]
Majzoobi, Mehrdad [3 ]
Koushanfar, Farinaz [3 ]
Burleson, Wayne [2 ]
机构
[1] Tech Univ Munich, D-80333 Munich, Germany
[2] Univ Massachusetts Amherst, Amherst, MA 01003 USA
[3] Rice Univ, Houston, TX 77005 USA
[4] Free Univ Berlin, D-14195 Berlin, Germany
来源
CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2014 | 2014年 / 8731卷
基金
美国国家科学基金会;
关键词
Physical unclonable functions (PUFs); side-channel attacks; power side channel; timing side channel; modeling attacks; machine learning; hardware security;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One part of the original PUF promise was their improved resilience against physical attack methods, such as cloning, invasive techniques, and arguably also side channels. In recent years, however, a number of effective physical attacks on PUFs have been developed [17,18,20,8,2]. This paper continues this line of research, and introduces the first power and timing side channels (SCs) on PUFs, more specifically on Arbiter PUF variants. Concretely, we attack so-called XOR Arbiter PUFs and Lightweight PUFs, which prior to our work were considered the most secure members of the Arbiter PUF family [28,30]. We show that both architectures can be tackled with polynomial complexity by a combined SC and machine learning approach. Our strategy is demonstrated in silicon on FPGAs, where we attack the above two architectures for up to 16 XORs and 512 bits. For comparison, in earlier works XOR-based Arbiter PUF designs with only up to 5 or 6 XORs and 64 or 128 bits had been tackled successfully. Designs with 8 XORs and 512 bits had been explicitly recommended as secure for practical use [28,30]. Together with recent modeling attacks [28,30], our work shows that unless suitable design countermeasures are put in place, no remaining member of the Arbiter PUF family resists all currently known attacks. Our work thus motivates research on countermeasures in Arbiter PUFs, or on the development of entirely new Strong PUF designs with improved resilience.
引用
收藏
页码:476 / 492
页数:17
相关论文
共 50 条
[21]   MVL-PUFs: multiple-valued logic physical unclonable functions [J].
Tao, Sha ;
Dubrova, Elena .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (02) :292-304
[22]   FPGA-based Physical Unclonable Functions: A comprehensive overview of theory and architectures [J].
Anandakumar, N. Nalla ;
Hashmi, Mohammad S. ;
Tehranipoor, Mark .
INTEGRATION-THE VLSI JOURNAL, 2021, 81 :175-194
[23]   Analog Cellular Neural Network for Application in Physical Unclonable Functions [J].
Takalo, Hadis ;
Ahmadi, Arash ;
Mirhassani, Mitra ;
Ahmadi, Majid .
2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, :2635-2638
[24]   Physical unclonable functions based on crossbar arrays for cryptographic applications [J].
Lugli, Paolo ;
Mahmoud, Ahmed ;
Csaba, Gyoergy ;
Algasinger, Michael ;
Stutzmann, Martin ;
Ruehrmair, Ulrich .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (06) :619-633
[25]   An Optimality Summary: Secret Key Agreement with Physical Unclonable Functions [J].
Guenlue, Onur ;
Schaefer, Rafael F. .
ENTROPY, 2021, 23 (01) :1-23
[26]   Side-Channel Hybrid Attacks on Strong Physical Unclonable Function [J].
Liu W. ;
Jiang L.-H. ;
Chang R. .
Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2019, 47 (12) :2639-2646
[27]   Evaluation and Comparison of Physical Unclonable Functions suitable for FPGA Implementation [J].
Della Sala, Riccardo ;
Scotti, Giuseppe .
2024 39TH CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS, DCIS, 2024, :94-99
[28]   Design of Area-Efficient Physical Unclonable Functions Derived From CNNs: Trade-Offs and Optimization [J].
Addabbo, T. ;
Fort, A. ;
Moretti, R. ;
Mugnaini, M. ;
Takaloo, H. ;
Vignoli, V. .
24TH IEEE EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD 2020), 2020,
[29]   A Method to Construct Efficient Carbon-Nanotube-Based Physical Unclonable Functions and True Random Number Generators [J].
Anagnostopoulos, Nikolaos Athanasios ;
Mexis, Nico ;
Boettger, Simon ;
Hartmann, Martin ;
Mohamed, Ali ;
Hermann, Sascha ;
Katzenbeisser, Stefan ;
Stavrinides, Stavros G. ;
Arul, Tolga .
2023 26TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, DSD 2023, 2023, :61-69
[30]   Employing Blockchain and Physical Unclonable Functions for Counterfeit IoT Devices Detection [J].
Negka, Lydia ;
Gketsios, Georgios ;
Anagnostopoulos, Nikolaos A. ;
Spathoulas, Georgios ;
Kakarountas, Athanasios ;
Katzenbeisser, Stefan .
INTERNATIONAL CONFERENCE ON OMNI-LAYER INTELLIGENT SYSTEMS (COINS), 2019, :172-178