Complementary pass-transistor adiabatic logic and sequential circuits using three-phase power supply

被引:0
作者
Hu, JP [1 ]
Zhang, WJ [1 ]
Xia, YS [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Techol, Ningbo 315211, Zhejiang, Peoples R China
来源
2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the power optimization of complementary pass-transistor adiabatic logic (CPAL) and the design of adiabatic sequential circuits. CPAL circuits have more efficient energy transfer and recovery, because non-adiabatic energy loss of output loads has been completely, eliminated by using complementary pass-transistor logic for evaluation and transmission gates for energy-recovery. The minimization of energy consumption was investigated by choosing the optimal size of transistors. Adiabatic flip-flops (D, T and JK) are introduced. A practical sequential system designed with the proposed adiabatic flip-flops was demonstrated. With TSMC 0.25mum CMOS process, HSPICE simulation results show that the adiabatic flip-flop based on CPAL is about 2 to 3 times more energy efficient than 2N-2N2P and 3 to 6 times less dissipative than the static CMOS.
引用
收藏
页码:201 / 204
页数:4
相关论文
共 50 条
  • [21] Complementary pass-transistor energy recovery logic for low-power applications
    Chang, RC
    Hung, PC
    Wang, IH
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 146 - 151
  • [22] Ultra-low-power adiabatic flip-flops and sequential circuits using three-phase AC power supply
    Hu, JP
    Wu, YB
    Li, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1209 - 1212
  • [23] 4-2 COMPRESSOR WITH COMPLEMENTARY PASS-TRANSISTOR LOGIC
    KANIE, Y
    KUBOTA, Y
    TOYOYAMA, S
    IWASE, Y
    TSUCHIMOTO, S
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (04) : 647 - 649
  • [24] Design Of Low Voltage Flip-flop Based On Complementary Pass-Transistor Adiabatic Logic Circuit
    Bhutada, Dhirajkumar S.
    2016 WORLD CONFERENCE ON FUTURISTIC TRENDS IN RESEARCH AND INNOVATION FOR SOCIAL WELFARE (STARTUP CONCLAVE), 2016,
  • [25] Design of dynamic pass-transistor logic circuits using 123 decision diagrams
    Jaekel, A
    Bandyopadhyay, S
    Jullien, GA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (11) : 1172 - 1181
  • [26] Design of submicrometer CMOS differential pass-transistor logic circuits
    Pasternak, John H.
    Salama, C.Andre T.
    IEEE Journal of Solid-State Circuits, 1991, 26 (09): : 1249 - 1258
  • [27] Leakage Reduction of P-Type Logic Circuits Using Pass-Transistor Adiabatic Logic with PMOS Pull-Up Configuration
    Jiang, Jintao
    Ye, Lifang
    Hu, Jianping
    QUANTUM, NANO, MICRO AND INFORMATION TECHNOLOGIES, 2011, 39 : 73 - 78
  • [28] Design of low power digital VLSI circuits based on a novel Pass-transistor Logic
    Song, MK
    Asada, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (11) : 1740 - 1749
  • [29] Pass-transistor adiabatic logic with NMOS pull-down configuration
    Liu, F
    Lau, KT
    ELECTRONICS LETTERS, 1998, 34 (08) : 739 - 741
  • [30] Low power pass-transistor logic and application examples
    Taki, K
    Lee, BY
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 54 - 66