Complementary pass-transistor adiabatic logic and sequential circuits using three-phase power supply

被引:0
|
作者
Hu, JP [1 ]
Zhang, WJ [1 ]
Xia, YS [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Techol, Ningbo 315211, Zhejiang, Peoples R China
来源
2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the power optimization of complementary pass-transistor adiabatic logic (CPAL) and the design of adiabatic sequential circuits. CPAL circuits have more efficient energy transfer and recovery, because non-adiabatic energy loss of output loads has been completely, eliminated by using complementary pass-transistor logic for evaluation and transmission gates for energy-recovery. The minimization of energy consumption was investigated by choosing the optimal size of transistors. Adiabatic flip-flops (D, T and JK) are introduced. A practical sequential system designed with the proposed adiabatic flip-flops was demonstrated. With TSMC 0.25mum CMOS process, HSPICE simulation results show that the adiabatic flip-flop based on CPAL is about 2 to 3 times more energy efficient than 2N-2N2P and 3 to 6 times less dissipative than the static CMOS.
引用
收藏
页码:201 / 204
页数:4
相关论文
共 50 条
  • [1] Complementary pass-transistor adiabatic logic circuit using three-phase power supply
    Hu, Jianping
    Wu, Yangbo
    Zhang, Weiqiang
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2004, 25 (08): : 918 - 924
  • [2] High Performance Sequential Circuits with Adiabatic Complementary Pass-Transistor Logic (ACPL)
    Kumar, Ch. Praveen
    Tripathy, S. K.
    Tripathi, Rajeev
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1063 - 1066
  • [3] Leakage Reduction of Power-Gating Sequential Circuits Based on Complementary Pass-transistor Adiabatic Logic Circuits
    Zhang, Weiqiang
    Zhang, Yu
    Shi Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 282 - 285
  • [4] Low power adiabatic multiplier with complementary pass-transistor logic
    Hu, JP
    Xu, TF
    Lin, P
    Xia, YS
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1065 - 1069
  • [5] Pass-transistor adiabatic logic using single power-clock supply
    Oklobdzija, VG
    Maksimovic, D
    Lin, FC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (10): : 842 - 846
  • [6] Near-Threshold Computing of Clocked Adiabatic Logic with Complementary Pass-Transistor Logic Circuits
    Wu, Yangbo
    Hu, Jianping
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (03) : 393 - 402
  • [7] Fault characterisation of Complementary Pass-transistor Logic circuits
    Aziz, SM
    Rashid, ABMH
    Karim, M
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 80 - 84
  • [8] A single-phase register file with complementary pass-transistor adiabatic logic
    Hu, Jianping
    Sheng, Xiaolei
    World Academy of Science, Engineering and Technology, 2010, 38 : 425 - 429
  • [9] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Kai Liao
    XiaoXin Cui
    Nan Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [10] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13