NOT YOUR FATHER'S TIMING ANYMORE - NOVEL APPROACHES TO TIMING OF DIGITAL CIRCUITS

被引:0
作者
Schlichtmann, Ulf [1 ]
机构
[1] Tech Univ Munich, Chair Elect Design Automat, Munich, Germany
来源
2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC) | 2019年
关键词
MODEL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In traditional digital circuits, flip-flops are used as memory components for state machines and synchronization components to implement pipelining. The clock frequency of a circuit is determined by the longest combinational path between flip-flops. To improve circuit performance, combinational logic blocks between flip-flops have been the focus of optimization, with techniques such as sizing and retiming. However, the ever-increasing challenges from factors such as variations and aging have made further increase of circuit performance extremely difficult. In this paper, timing of digital circuits is examined and a new concept to introduce wave-pipelining into sequential design is presented. Two application scenarios of this concept, VirtualSync and TimingCamouflage, are presented to demonstrate the potential of this concept in improving circuit performance and netlist security, respectively.
引用
收藏
页数:4
相关论文
共 33 条
  • [1] Amrouch H., 2014, IEEE ACM INT C COMP
  • [2] Reliability-Aware Design to Suppress Aging
    Amrouch, Hussam
    Khaleghi, Behnam
    Gerstlauer, Andreas
    Henkel, Joerg
    [J]. 2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [3] Testing for Transistor Aging
    Baba, A. Hakan
    Mitra, Subhasish
    [J]. 2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 215 - 220
  • [4] Statistical timing analysis: From basic principles to state of the art
    Blaauw, David
    Chopra, Kaviraj
    Srivastava, Ashish
    Scheffer, Lou
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (04) : 589 - 607
  • [5] Wave-pipelining: A tutorial and research survey
    Burleson, WP
    Ciesielski, M
    Klass, F
    Liu, WT
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (03) : 464 - 474
  • [6] Iterative timing analysis based on nonlinear and interdependent flipflop modelling
    Chen, N.
    Li, B.
    Schlichtmann, U.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (05) : 330 - 337
  • [7] Ernst D, 2003, 36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, P7
  • [8] Jain A., 2005, GREAT LAK S VLSI
  • [9] Kanng Andrew B., 2014, 2014 15th International Symposium on Quality Electronic Design (ISQED), P496, DOI 10.1109/ISQED.2014.6783367
  • [10] FinFET-based product performance: Modeling and evaluation of standard cells in FinFET technologies
    Karapetyan, Shushanik
    Kleeberger, Veit
    Schlichtmann, Ulf
    [J]. MICROELECTRONICS RELIABILITY, 2016, 61 : 30 - 34