Reducing SRAM Power Using Fine-Grained Wordline Pulsewidth Control

被引:11
作者
Abu-Rahma, Mohamed H. [1 ]
Anis, Mohab [2 ]
Yoon, Sei Seung [1 ]
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
关键词
Built-in self test (BIST); low power; random variations; SRAM; statistical; statistical yield estimation; LOW-VOLTAGE; DESIGN;
D O I
10.1109/TVLSI.2009.2012511
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Embedded SRAM dominates modern SoCs, and there is a strong demand for SRAM with lower power consumption while achieving high performance and high density. However, the large increase of process variations in advanced CMOS technologies is considered one of the biggest challenges for SRAM designers. In the presence of large process variations, SRAMs are expected to consume larger power to ensure correct read operations and meet yield targets. In this paper, we propose a new architecture that significantly reduces the array switching power for SRAM. The proposed architecture combines built-in self-test and digitally controlled delay elements to reduce the wordline pulsewidth for memories while ensuring correct read operations, hence reducing the switching power. Monte Carlo simulations using a 1-Mb SRAM macro in an industrial 45-nm technology are used to verify the power saving for the proposed architecture. For a 48-Mb memory density, a 27% reduction in array switching power can be achieved for a read access yield target of 95%. In addition, the proposed system can provide larger power saving as process variations increase, which makes it an attractive solution for 45-nm-and-below technologies.
引用
收藏
页码:356 / 364
页数:9
相关论文
共 35 条
[1]  
ABURAHMA MH, 2008, P 45 DAC, P205
[2]   Statistical analysis of SRAM cell stability [J].
Agarwal, Kanak ;
Nassif, Sani .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :57-+
[3]   A replica technique for wordline and sense control in low-power SRAM's [J].
Amrutur, BS ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (08) :1208-1219
[4]  
[Anonymous], Probability, Random Variables and Stochastic Processes
[5]  
Borkar S, 2003, DES AUT CON, P338
[6]  
CHAN YH, 2005, Patent No. 6958943
[7]  
Chandrakasan A.P., 2000, Design of high-performance microprocessor circuits
[8]  
Chen T.-C., 2006, P INT SOLID STATE CI, P22
[9]  
Do MQ, 2006, ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, P557
[10]  
FISCHER T, 2007, P IEEE INT C MICR TE, P63