Time-Mode Analog-to-Digital Conversion Using Standard Cells

被引:47
作者
Unnikrishnan, Vishnu [1 ]
Vesterbacka, Mark [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, Div Elect Syst, SE-58183 Linkoping, Sweden
关键词
ADC; all-digital; analog-to-digital; Gray-counter; linearization; polynomial-fit; standard cell; synthesizable; time-domain; time-mode; VCO-based ADC; VOLTAGE-CONTROLLED OSCILLATOR; DELTA-SIGMA ADC; DESIGN; BANDWIDTH;
D O I
10.1109/TCSI.2014.2340551
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Synthesizable all-digital ADCs that can be designed, verified and taped out using a digital design flow are of interest due to a consequent reduction in design cost and an improved technology portability. As a step towards high performance synthesizable ADCs built using generic and low accuracy components, an ADC designed exclusively with standard digital cell library components is presented. The proposed design is a time-mode circuit employing a VCO based multi-bit quantizer. The ADC has first order noise-shaping due to inherent error feedback of the oscillator and sinc anti-aliasing filtering due to continuous-time sampling. The proposed architecture employs a Gray-counter based quantizer design, which mitigates the problem of partial sampling of digital data in multi-bit VCO-based quantizers. Furthermore, digital correction employing polynomial-fit estimation is proposed to correct for VCO non-linearity. The design occupies 0.026 mm when fabricated in a 65 nm CMOS process and delivers an ENOB of 8.1 bits over a signal bandwidth of 25.6 MHz, while sampling at 205 MHz. The performance is comparable to that of recently reported custom designed single-ended open-loop VCO-based ADCs, while being designed exclusively with standard cells, and consuming relatively low average power of 3.3 mW achieving an FoM of 235 fJ/step.
引用
收藏
页码:3348 / 3357
页数:10
相关论文
共 22 条
[1]  
Daniels J, 2010, IEEE INT SYMP CIRC S, P1085, DOI 10.1109/ISCAS.2010.5537342
[2]   A 0.02mm2 65nm CMOS 30MHz BW All-Digital Differential VCO-based ADC with 64dB SNDR [J].
Daniels, Jorg ;
Dehaene, Wim ;
Steyaert, Michiel ;
Wiesbauer, Andreas .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :155-+
[3]  
Deng W, 2014, ISSCC DIG TECH PAP I, V57, P266, DOI 10.1109/ISSCC.2014.6757428
[4]   A Continuous Time Multi-Bit ΔΣ ADC Using Time Domain Quantizer and Feedback Element [J].
Dhanasekaran, Vijay ;
Gambhir, Manisha ;
Elsayed, Mohamed M. ;
Sanchez-Sinencio, Edgar ;
Silva-Martinez, Jose ;
Mishra, Chinmaya ;
Chen, Lei ;
Pankratz, Erik J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (03) :639-650
[5]  
Faisal M, 2013, IEEE RAD FREQ INTEGR, P115
[6]  
Gao P, 2012, DES AUT TEST EUROPE, P1215
[7]   Analog and digital circuit design in 65 mn CMOS: end of the road? [J].
Gielen, G ;
Dehaene, W ;
Draxelmayr, D ;
Janssens, E ;
Maex, K ;
Vucurevich, T .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, :36-42
[8]   Delta-sigma modulators using frequency-modulated intermediate values [J].
Hovin, M ;
Olsen, A ;
Lande, TS ;
Toumazou, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) :13-22
[9]   The architecture of delta sigma analog-to-digital converters using a voltage-controlled oscillator as a multibit quantizer [J].
Iwata, A ;
Sakimura, N ;
Nagata, M ;
Morie, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (07) :941-945
[10]   A Highly-Digital VCO-Based Analog-to-Digital Converter Using Phase Interpolator and Digital Calibration [J].
Jang, Tae-Kwang ;
Kim, Jaewook ;
Yoon, Young-Gyu ;
Cho, SeongHwan .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (08) :1368-1372