共 22 条
[1]
Daniels J, 2010, IEEE INT SYMP CIRC S, P1085, DOI 10.1109/ISCAS.2010.5537342
[2]
A 0.02mm2 65nm CMOS 30MHz BW All-Digital Differential VCO-based ADC with 64dB SNDR
[J].
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2010,
:155-+
[3]
Deng W, 2014, ISSCC DIG TECH PAP I, V57, P266, DOI 10.1109/ISSCC.2014.6757428
[5]
Faisal M, 2013, IEEE RAD FREQ INTEGR, P115
[6]
Gao P, 2012, DES AUT TEST EUROPE, P1215
[7]
Analog and digital circuit design in 65 mn CMOS: end of the road?
[J].
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS,
2005,
:36-42
[9]
The architecture of delta sigma analog-to-digital converters using a voltage-controlled oscillator as a multibit quantizer
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING,
1999, 46 (07)
:941-945