Real-time LUT-based network topologies for dynamic and partial FPGA self-reconfiguration

被引:0
作者
Huebner, M [1 ]
Becker, T [1 ]
Becker, J [1 ]
机构
[1] Univ Karlsruhe, Karlsruhe, Germany
来源
SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2004年
关键词
dynamic partial reconfiguration; virtex;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Xilinx Virtex FPGAs offer the possibility of dynamic and partial run-time reconfiguration. If a system uses this feature the designer has to take care, that no signal lines cross the border to other reconfigurable regions. Traditional solutions connecting modules on a dynamic and partial reconfigurable system use TBUF elements for connection and separation of the functional blocks. While automalically placing and routing the design, the routing-tool sometimes uses signal lines which cross the module border. The constraints given by the designer are ignored. To solve this problem we use slices instead of TBUF elements which leads to a benefit by using an automatic modular design flow. This paper gives an overview of the used technique and the complete system on a Xilinx XC2V3000 FPGA.
引用
收藏
页码:28 / 32
页数:5
相关论文
共 8 条
[1]  
BECKER J, SBCCI03
[2]  
BECKER J, VLSI03
[3]  
BENINI L, DATE 02
[4]  
BLODGET B, DATE03
[5]  
HUEBNER M, RAW04
[6]  
PALMA JC, SBCCI02
[7]  
ULLMANN M, RAW04
[8]  
XAPP290 2 FLOWS PART