Development of compact thermal models for advanced electronic packaging: Methodology and experimental validation for a single-chip CPGA package

被引:8
作者
Aranyosi, A [1 ]
Ortega, A [1 ]
Evans, J [1 ]
Tarter, T [1 ]
Pursel, J [1 ]
Radhakrishnan, J [1 ]
机构
[1] Univ Arizona, Dept Aerosp & Mech Engn, Tucson, AZ 85721 USA
来源
ITHERM 2000: SEVENTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, VOL I, PROCEEDINGS | 2000年
关键词
compact thermal models; CPGA; package thermal models; experimental validation; constrained nonlinear global optimization;
D O I
10.1109/ITHERM.2000.866829
中图分类号
O414.1 [热力学];
学科分类号
摘要
A methodology for creating compact thermal models of a single-chip CPGA package was developed and rigorously evaluated. Detailed package thermal models were exposed to a set of "hard" boundary conditions representing directional cooling scenarios. Studies were performed to compare the predicted temperature distributions in the package first when the metallic/ceramic sub-layers of the substrate and each pin in the array were individually modeled and secondly by combining the sub-layers as well as the pins and interstitial air into smeared layers. The smeared layer approach was found to be quite reasonable. The detailed model was experimentally validated using a novel apparatus that allowed imposing temperature boundary conditions on the pin grid array and on the other surfaces, one at a time. Thermal response data were generated with the experimentally validated detailed model for a set of eight boundary conditions that were derived from a Design of Experiments approach using the minimum and maximum values of average heat transfer coefficients prevailing on the package external surfaces. Optimized compact models of three different network topologies were generated utilizing a non-linear programming algorithm. The simplest, five-resistor star-shaped network was unable to capture either the junction temperatures or the heat flows leaving the prime lumped areas within the required accuracy. Shunted networks with and without a Boating node were also optimized, both topologies yielding good accuracy for both the junction temperatures and heat flows.
引用
收藏
页码:225 / 232
页数:8
相关论文
共 14 条
  • [11] Shidore S., 1997, Advances in Electronic Packaging 1997. Proceedings of the Pacific Rim/ASME International Intersociety Electronic and Photonic Packaging Conference. INTERpack '97, P981
  • [12] Taguchi G, 1994, TAGUCHI METHODS DESI
  • [13] Compact models for accurate thermal characterization of electronic parts
    Vinke, H
    Lasance, CJM
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1997, 20 (04): : 411 - 419
  • [14] YU E, 1999, P INTERPACK 99