Level Converting Scan Flip-Flops

被引:0
作者
Li, Katherine Shu-Min [1 ]
Hsieh, Ming-Hua [2 ]
Wang, Sying-Jyan [2 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
[2] Natl Chung Hsing Univ, Dept Comp Sci & Engn, Taichung, Taiwan
来源
ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5 | 2009年
关键词
D O I
10.1109/ISCAS.2009.5118310
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption is an important issue in nanoscale circuits. The multiple supply voltages (MW) technique, where non-critical parts are supplied with the lower supply voltage, can be used to balance power and performance, as both dynamic and leakage power are reduced with the lower supply voltage. However, level converting circuits must be inserted between different voltage domains to avoid leakage current. In this paper, we present three scan flip-flop designs that support a low-power mechanism, including level converting and sleep mode operation. The designs provide tradeoff between power and speed, and thus provide a simple and efficient way to design low-power high-testability circuits.
引用
收藏
页码:2505 / +
页数:2
相关论文
共 11 条
  • [1] Low power high performance level converter for dual supply voltage systems
    Aezinia, Fatemeh
    Afzali-Kusha, Ali
    [J]. IEICE ELECTRONICS EXPRESS, 2007, 4 (09): : 306 - 311
  • [2] An energy-efficient dual-edge triggered level-converting flip-flop
    Chiou, Lih-Yih
    Lou, Shien-Chun
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1157 - 1160
  • [3] KRISHNAMURTHY RK, 2005, P INT C ASIC, P283
  • [4] High performance level conversion for dual VDD design
    Kulkarni, SH
    Sylvester, D
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 926 - 936
  • [5] A novel low power interface circuit design technique for multiple voltage islands scheme
    Lin, Saihua
    Yang, Huazhong
    Luo, Rong
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1401 - 1404
  • [6] 1-V POWER-SUPPLY HIGH-SPEED DIGITAL CIRCUIT TECHNOLOGY WITH MULTITHRESHOLD-VOLTAGE CMOS
    MUTOH, S
    DOUSEKI, T
    MATSUYA, Y
    AOKI, T
    SHIGEMATSU, S
    YAMADA, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (08) : 847 - 854
  • [7] Hybrid Latch Flip-Flop with improved power efficiency
    Nedovic, N
    Oklobdzija, VG
    [J]. 13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 211 - 215
  • [8] Multi-Vth level conversion circuits for Multi-VDD systems
    Tawfik, Sherif A.
    Kursun, Volkan
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1397 - 1400
  • [9] Automated low-power technique exploiting multiple supply voltages applied to a media processor
    Usami, K
    Igarashi, M
    Minami, F
    Ishikawa, T
    Kanazawa, M
    Ichida, M
    Nogami, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 463 - 472
  • [10] Weste N.H.E., 2004, Principles of CMOS VLSI Design, V3rd