共 11 条
- [1] Low power high performance level converter for dual supply voltage systems [J]. IEICE ELECTRONICS EXPRESS, 2007, 4 (09): : 306 - 311
- [2] An energy-efficient dual-edge triggered level-converting flip-flop [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1157 - 1160
- [3] KRISHNAMURTHY RK, 2005, P INT C ASIC, P283
- [5] A novel low power interface circuit design technique for multiple voltage islands scheme [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1401 - 1404
- [7] Hybrid Latch Flip-Flop with improved power efficiency [J]. 13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 211 - 215
- [8] Multi-Vth level conversion circuits for Multi-VDD systems [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1397 - 1400
- [10] Weste N.H.E., 2004, Principles of CMOS VLSI Design, V3rd