A 0.6 mW/Gb/s, 6.4-7.2 Gb/s Serial Link Receiver Using Local Injection-Locked Ring Oscillators in 90 nm CMOS

被引:44
作者
Hu, Kangmin [1 ]
Jiang, Tao [1 ]
Wang, Jingguang [1 ]
O'Mahony, Frank [2 ]
Chiang, Patrick Yin [1 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Injection-locked oscillator; receiver; serial link; CLOCK DISTRIBUTION; PHASE NOISE; LOCKING; LC; JITTER; CDR;
D O I
10.1109/JSSC.2010.2040116
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a quad-lane, 6.4-7.2 Gb/s serial link receiver prototype using a forwarded clock architecture. A novel phase deskew scheme using injection-locked ring oscillators (ILRO) is proposed that achieves greater than one UI of phase shift for multiple clock phases, eliminating phase rotation and interpolation required in conventional architectures. Each receiver, optimized for power efficiency, consists of a low-power linear equalizer, four offset-cancelled quantizers for 1:4 demultiplexing, and an injection-locked ring oscillator coupled to a low-voltage swing, global clock distribution. Measurement results show a 6.4-7.2 Gb/s data rate with BER < 10(-12) across 14 cm of PCB, and also an 8.0 Gb/s data rate through 4 cm of PCB. Designed in a 1.2 V, 90 nm CMOS process, the ILRO achieves a wide tuning range from 1.6-2.6 GHz. The total area of each receiver is 0.0174 mm(2), resulting in a measured power efficiency of 0.6 mW/Gb/s.
引用
收藏
页码:899 / 908
页数:10
相关论文
共 33 条