Clock-deskew buffer using a SAR-Controlled delay-locked loop

被引:71
作者
Dehng, GK [1 ]
Hsu, JM [1 ]
Yang, CY [1 ]
Liu, SI [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
clock skew; lock time; PVTL; SARDLL; static phase error;
D O I
10.1109/4.859501
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A successive approximation register-controlled delay-locked loop (SARDLL) has been fabricated in a 0.25-mu m standard n-well DPTM CMOS process to realize a fast-lock clock-deskew buffer for long distance clock distribution, This DLL adopts a binary search method to shorten lock time while maintaining tight synchronization between input and output clocks. The measured lock time of the proposed SARDLL is within 30 clock cycles at 100-MHz clock input. The power dissipation is 3.3 mW (not including off-chip driver's) at a 1.1-V supply voltage while the measured rms and peak-to-peak jitter are 11.3 ps and 95 ps, respectively.
引用
收藏
页码:1128 / 1136
页数:9
相关论文
共 9 条
  • [1] A 256-Mb SDRAM using a register-controlled digital DLL
    Hatakeyama, A
    Mochizuki, H
    Aikawa, T
    Takita, M
    Ishii, Y
    Tsuboi, H
    Fujioka, SY
    Yamaguchi, S
    Koga, M
    Serizawa, Y
    Nishimura, K
    Kawabata, K
    Okajima, Y
    Kawano, M
    Kojima, H
    Mizutani, K
    Anezaki, T
    Hasegawa, M
    Taguchi, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (11) : 1728 - 1734
  • [2] A register-controlled symmetrical DLL for double-data-rate DRAM
    Lin, F
    Miller, J
    Schoenfeld, A
    Ma, M
    Baker, RJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (04) : 565 - 568
  • [3] Low-power clock-deskew buffer for high-speed digital circuits
    Liu, SI
    Lee, JH
    Tsao, HW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (04) : 554 - 558
  • [4] Okajima Y, 1996, IEICE T ELECTRON, VE79C, P798
  • [5] Nonredundant successive approximation register for A/D converters
    Rossi, A
    Fucili, G
    [J]. ELECTRONICS LETTERS, 1996, 32 (12) : 1055 - 1057
  • [6] A 2.5-ns clock access, 250-MHz, 256-Mb SDRAM with synchronous mirror delay
    Saeki, T
    Nakaoka, Y
    Fujita, M
    Tanaka, A
    Nagata, K
    Sakakibara, K
    Matano, T
    Hoshino, Y
    Miyano, K
    Isa, S
    Nakazawa, S
    Kakehashi, E
    Drynan, JM
    Komuro, M
    Fukase, T
    Iwasaki, H
    Takenaka, M
    Sekine, J
    Igeta, M
    Nakanishi, N
    Itani, T
    Yoshida, K
    Yoshino, H
    Hashimoto, S
    Yoshii, T
    Ichinose, M
    Imura, T
    Uziie, M
    Kikuchi, S
    Koyama, K
    Fukuzo, Y
    Okuda, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) : 1656 - 1668
  • [7] Sutoh H, 1998, IEICE T ELECTRON, VE81C, P277
  • [8] SUTOH H, 1995, IEEE CUST INT CIRC C, P163
  • [9] TIETZE U, 1992, ELECT CIRCUITS DESIG, P703