A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel

被引:23
|
作者
Hung, Tsung-Chih [1 ]
Liao, Fan-Wei [1 ]
Kuo, Tai-Haur [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter (ADC); digital background calibration; nonlinearity; pipelined ADC; split-ADC; time-interleaved ADC;
D O I
10.1109/TCSII.2019.2895694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Split analog-to-digital converter (ADC) digital background calibration with full-input-range error detection schemes is proposed to rapidly correct the gain and nonlinearity errors in the multi-bit first stage of a multi-channel time-interleaved (TI) pipelined ADC. By adding a vertical shift between the residue transfer curves of the first stages in two half-ADCs which are split from a single ADC, the error detection schemes of the proposed calibration are effective in the full-input range. The larger error detection range means that calibration is activated more often, resulting in fewer ADC conversions to converge. In addition, the designed fast-settling switch controller enables a 12-bit resistor-ladder DAC (R-DAC) for high-speed application. Furthermore, by applying the proposed calibration and sharing the R-DAC among all channels, the need for gain mismatch calibration between interleaved channels is eliminated. Consequently, the calibration time and complexity are further reduced. A 12-bit 400-MS/s 4-channel TI pipelined ADC prototype is implemented in 40-nm CMOS technology with an active area of 0.71 mm(2), the measured SNDR and INL of which are improved up to 23 dB and 96 LSB via the proposed calibration. Compared with prior-art ADCs using background calibration, the proposed ADC achieves the fastest background calibration in 4,000 conversions/channel, which is at least $5{\times }$ less than the others.
引用
收藏
页码:1810 / 1814
页数:5
相关论文
共 50 条
  • [41] 12-bit, 3GS/s, Radiation-Hard Time-Interleaved ADC for Particle Accelerator Applications
    Mikkola, Esko O.
    Cressler, John D.
    2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 687 - 692
  • [42] A 1-GS/s 11.5-ENOB Time-Interleaved ADC with Fully Digital Background Calibration
    Nakamura, Yohei
    Oshima, Takashi
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1332 - 1335
  • [43] A digital-background calibration technique for minimizing timing-error effects in time-interleaved ADC's
    Jin, HW
    Lee, EKF
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (07): : 603 - 613
  • [44] A 12-bit High-Speed Time-Interleaved Pipelined Asynchronous Successive-Approximation ADC in 22-nm FDSOI CMOS
    Karrari, Hamid
    Andreani, Pietro
    Tan, Siyu
    IEEE ACCESS, 2024, 12 : 44115 - 44124
  • [45] A Low-Power 12-bit 2GS/s Time-Interleaved Pipelined-SAR ADC in 28nm CMOS Process
    Wang, Xiao
    Wang, Chengwei
    Li, Fule
    Wang, Zhihua
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [46] A 14-Bit 500-MS/s Time-Interleaved ADC With Autocorrelation-Based Time Skew Calibration
    Wang, Xiao
    Li, Fule
    Jia, Wen
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 322 - 326
  • [47] A 12-bit 40 MS/s SAR ADC with Digital Foreground Self-calibration for Capacitor Mismatches
    Yeo, Injune
    Lee, Byung-Geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (01) : 105 - 118
  • [48] A 12-bit 40 Ms/s SAR ADC with digital foreground self-calibration for capacitor mismatches
    Yeo, Injune
    Lee, Byung-Geun
    Journal of Semiconductor Technology and Science, 2020, 20 (01): : 105 - 118
  • [49] A 12-GS/s81-mW 5-bit Time-Interleaved Flash ADC with Background Timing Skew Calibration
    El-Chammas, Manar
    Murmann, Boris
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 157 - 158
  • [50] A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration
    El-Chammas, Manar
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 838 - 847