A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel

被引:23
|
作者
Hung, Tsung-Chih [1 ]
Liao, Fan-Wei [1 ]
Kuo, Tai-Haur [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter (ADC); digital background calibration; nonlinearity; pipelined ADC; split-ADC; time-interleaved ADC;
D O I
10.1109/TCSII.2019.2895694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Split analog-to-digital converter (ADC) digital background calibration with full-input-range error detection schemes is proposed to rapidly correct the gain and nonlinearity errors in the multi-bit first stage of a multi-channel time-interleaved (TI) pipelined ADC. By adding a vertical shift between the residue transfer curves of the first stages in two half-ADCs which are split from a single ADC, the error detection schemes of the proposed calibration are effective in the full-input range. The larger error detection range means that calibration is activated more often, resulting in fewer ADC conversions to converge. In addition, the designed fast-settling switch controller enables a 12-bit resistor-ladder DAC (R-DAC) for high-speed application. Furthermore, by applying the proposed calibration and sharing the R-DAC among all channels, the need for gain mismatch calibration between interleaved channels is eliminated. Consequently, the calibration time and complexity are further reduced. A 12-bit 400-MS/s 4-channel TI pipelined ADC prototype is implemented in 40-nm CMOS technology with an active area of 0.71 mm(2), the measured SNDR and INL of which are improved up to 23 dB and 96 LSB via the proposed calibration. Compared with prior-art ADCs using background calibration, the proposed ADC achieves the fastest background calibration in 4,000 conversions/channel, which is at least $5{\times }$ less than the others.
引用
收藏
页码:1810 / 1814
页数:5
相关论文
共 50 条
  • [31] A 12-bit 20 MS/s 56.3 mW Pipelined ADC With Interpolation-Based Nonlinear Calibration
    Yuan, Jie
    Fung, Sheung Wai
    Chan, Kai Yin
    Xu, Ruoyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (03) : 555 - 565
  • [32] 10-b 100-MS/s two-channel time-interleaved pipelined ADC
    El-Sankary, K.
    Sawan, M.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 217 - 220
  • [33] Comments on ""Split ADC" architecture for deterministic digital background calibration of a 16-bit 1-MS/s ADC"
    Li, Jipeng
    Moon, Un-Ku
    McNeill, John A.
    Coln, Michael
    Larivee, Brian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1481 - 1481
  • [34] A 48-mW, 12-bit, 150-MS/s Pipelined ADC with Digital Calibration in 65nm CMOS
    Peng, Bei
    Huang, Guanzhong
    Li, Hao
    Wan, Peiyuan
    Lin, Pingfen
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [35] A 12-bit 100 MS/s pipelined SAR ADC with addition-only digital error correction
    Hua Fan
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 325 - 339
  • [36] A 10-bit 1.2 GS/s 45 mW time-interleaved SAR ADC with background calibration
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Chen Kai-rang
    Cheng Yi-yi
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [37] A 12-bit 100 MS/s pipelined SAR ADC with addition-only digital error correction
    Fan, Hua
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (01) : 325 - 339
  • [38] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    Zhang Yiwen
    Chen Chixiao
    Yu Bei
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (10)
  • [39] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    张逸文
    陈迟晓
    余北
    叶凡
    任俊彦
    半导体学报, 2012, 33 (10) : 116 - 121
  • [40] A 13-bit 60MS/s Split Pipelined ADC with Background Gain and Mismatch Error Calibration
    Ding, Li
    Wu, Wenlan
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 77 - 80