共 29 条
- [13] A 1-GS/s 11.5-ENOB Time-Interleaved ADC with Fully Digital Background Calibration 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1332 - 1335
- [16] Digital Background Calibration for A 14-bit 100-MS/s Pipelined ADC Using Signal-Dependent Dithering 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
- [17] A 9-bit, 110-MS/s Pipelined-SAR ADC Using Time-Interleaved Technique with Shared Comparator 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 170 - 174
- [18] Blind-LMS Based Digital Background Calibration for a 14-Bit 200-MS/s Pipelined ADC 2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 348 - 351
- [19] A 12-bit 100MS/s SAR ADC with Digital Error Correction and High-speed LMS-Based Background Calibration 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
- [20] A 38-mW 7-bit 5-GS/s Time-Interleaved SAR ADC with Background Skew Calibration 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 243 - 246