A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel

被引:23
|
作者
Hung, Tsung-Chih [1 ]
Liao, Fan-Wei [1 ]
Kuo, Tai-Haur [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter (ADC); digital background calibration; nonlinearity; pipelined ADC; split-ADC; time-interleaved ADC;
D O I
10.1109/TCSII.2019.2895694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Split analog-to-digital converter (ADC) digital background calibration with full-input-range error detection schemes is proposed to rapidly correct the gain and nonlinearity errors in the multi-bit first stage of a multi-channel time-interleaved (TI) pipelined ADC. By adding a vertical shift between the residue transfer curves of the first stages in two half-ADCs which are split from a single ADC, the error detection schemes of the proposed calibration are effective in the full-input range. The larger error detection range means that calibration is activated more often, resulting in fewer ADC conversions to converge. In addition, the designed fast-settling switch controller enables a 12-bit resistor-ladder DAC (R-DAC) for high-speed application. Furthermore, by applying the proposed calibration and sharing the R-DAC among all channels, the need for gain mismatch calibration between interleaved channels is eliminated. Consequently, the calibration time and complexity are further reduced. A 12-bit 400-MS/s 4-channel TI pipelined ADC prototype is implemented in 40-nm CMOS technology with an active area of 0.71 mm(2), the measured SNDR and INL of which are improved up to 23 dB and 96 LSB via the proposed calibration. Compared with prior-art ADCs using background calibration, the proposed ADC achieves the fastest background calibration in 4,000 conversions/channel, which is at least $5{\times }$ less than the others.
引用
收藏
页码:1810 / 1814
页数:5
相关论文
共 50 条
  • [11] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [12] Nested Digital Background Calibration of a 12-bit Pipelined ADC Without an Input SHA
    Wang, Haoyue
    Wang, Xiaoyue
    Hurst, Paul J.
    Lewis, Stephen H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (10) : 2780 - 2789
  • [13] A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background. calibration
    Lee, Zwei-Mei
    Wang, Cheng-Yeh
    Wu, Jieh-Tsorng
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 209 - 212
  • [14] A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration
    Grace, CR
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1038 - 1046
  • [15] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR
    Jang, ByeongGi
    Hayder, Abbas Syed
    Do, SungHan
    Cho, SungHun
    Lee, DongSoo
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
  • [16] A 3GSps 12-bit Four-Channel Time-Interleaved Pipelined ADC in 40 nm CMOS Process
    Li, Jianwen
    Guo, Xuan
    Luan, Jian
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Wu, Nanxun
    Jia, Hanbo
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (12)
  • [17] Split-Based Time-interleaved ADC with Digital Background Timing-skew Calibration
    Guo, Mingqiang
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 113 - 116
  • [18] A 12-BIT 100-MSPS PIPELINED-SAR ADC WITH A TIME-INTERLEAVED SECOND-STAGE
    Shen, Xiaoying
    Zhou, Hao
    Chen, Huabin
    Ye, Fan
    Li, Ning
    Ren, Junyan
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [19] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC with Digital Background Calibration
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 159 - +
  • [20] A 12-bit 1GS/s ADC With Background Distortion and Split-ADC-Like Gain Calibration
    Wei, Lai
    Zheng, Zihao
    Markulic, Nereo
    Lagos, Jorge
    Martens, Ewout
    Martins, Rui Paulo
    Zhu, Yan
    Craninckx, Jan
    Chan, Chi-Hang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) : 4679 - 4691