A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel

被引:23
|
作者
Hung, Tsung-Chih [1 ]
Liao, Fan-Wei [1 ]
Kuo, Tai-Haur [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter (ADC); digital background calibration; nonlinearity; pipelined ADC; split-ADC; time-interleaved ADC;
D O I
10.1109/TCSII.2019.2895694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Split analog-to-digital converter (ADC) digital background calibration with full-input-range error detection schemes is proposed to rapidly correct the gain and nonlinearity errors in the multi-bit first stage of a multi-channel time-interleaved (TI) pipelined ADC. By adding a vertical shift between the residue transfer curves of the first stages in two half-ADCs which are split from a single ADC, the error detection schemes of the proposed calibration are effective in the full-input range. The larger error detection range means that calibration is activated more often, resulting in fewer ADC conversions to converge. In addition, the designed fast-settling switch controller enables a 12-bit resistor-ladder DAC (R-DAC) for high-speed application. Furthermore, by applying the proposed calibration and sharing the R-DAC among all channels, the need for gain mismatch calibration between interleaved channels is eliminated. Consequently, the calibration time and complexity are further reduced. A 12-bit 400-MS/s 4-channel TI pipelined ADC prototype is implemented in 40-nm CMOS technology with an active area of 0.71 mm(2), the measured SNDR and INL of which are improved up to 23 dB and 96 LSB via the proposed calibration. Compared with prior-art ADCs using background calibration, the proposed ADC achieves the fastest background calibration in 4,000 conversions/channel, which is at least $5{\times }$ less than the others.
引用
收藏
页码:1810 / 1814
页数:5
相关论文
共 29 条
  • [11] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858
  • [12] A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration
    Jia, Hanbo
    Guo, Xuan
    Wu, Danyu
    Zhou, Lei
    Luan, Jian
    Wu, Nanxun
    Huang, Yinkun
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (06)
  • [13] A 1-GS/s 11.5-ENOB Time-Interleaved ADC with Fully Digital Background Calibration
    Nakamura, Yohei
    Oshima, Takashi
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1332 - 1335
  • [14] A 12-bit High-Speed Time-Interleaved Pipelined Asynchronous Successive-Approximation ADC in 22-nm FDSOI CMOS
    Karrari, Hamid
    Andreani, Pietro
    Tan, Siyu
    IEEE ACCESS, 2024, 12 : 44115 - 44124
  • [15] 12 bit 3.072 GS/s 32-way time-interleaved pipelined ADC with digital background calibration for wideband fully digital receiver application in 65 nm complementary metal-oxide-semiconductor
    Siddiqui, Waleed Hussain
    Choi, Goang Seong
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (02) : 182 - 191
  • [16] Digital Background Calibration for A 14-bit 100-MS/s Pipelined ADC Using Signal-Dependent Dithering
    Xiong, Zhao-Xin
    Cai, Min
    He, Xiao-Yong
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [17] A 9-bit, 110-MS/s Pipelined-SAR ADC Using Time-Interleaved Technique with Shared Comparator
    Kim, Taehoon
    Kim, Sunkwon
    Woo, Jong-Kwan
    Lee, Hyongmin
    Kim, Suhwan
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 170 - 174
  • [18] Blind-LMS Based Digital Background Calibration for a 14-Bit 200-MS/s Pipelined ADC
    He, Yajuan
    Chen, Bo
    Li, Qiang
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 348 - 351
  • [19] A 12-bit 100MS/s SAR ADC with Digital Error Correction and High-speed LMS-Based Background Calibration
    Lan, Zhechong
    Dong, Li
    Jing, Xixin
    Geng, Li
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [20] A 38-mW 7-bit 5-GS/s Time-Interleaved SAR ADC with Background Skew Calibration
    Chung, Yung-Hui
    Hu, Chia-Yi
    Chang, Che-We
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 243 - 246