共 50 条
- [11] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
- [13] A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background. calibration PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 209 - 212
- [15] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
- [17] Split-Based Time-interleaved ADC with Digital Background Timing-skew Calibration 2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 113 - 116
- [18] A 12-BIT 100-MSPS PIPELINED-SAR ADC WITH A TIME-INTERLEAVED SECOND-STAGE 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
- [19] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC with Digital Background Calibration 2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 159 - +