Vertical Silicon Nanowire Field Effect Transistors with Nanoscale Gate-All-Around

被引:111
作者
Guerfi, Youssouf [1 ]
Larrieu, Guilhem [1 ]
机构
[1] Univ Toulouse, CNRS, LAAS, 7 Ave Roche, F-31077 Toulouse, France
来源
NANOSCALE RESEARCH LETTERS | 2016年 / 11卷
关键词
MOS devices - Silicon - Electrostatics - Field effect transistors;
D O I
10.1186/s11671-016-1396-7
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Nanowires are considered building blocks for the ultimate scaling of MOS transistors, capable of pushing devices until the most extreme boundaries of miniaturization thanks to their physical and geometrical properties. In particular, nanowires' suitability for forming a gate-all-around (GAA) configuration confers to the device an optimum electrostatic control of the gate over the conduction channel and then a better immunity against the short channel effects (SCE). In this letter, a large-scale process of GAA vertical silicon nanowire (VNW) MOSFETs is presented. A top-down approach is adopted for the realization of VNWs with an optimum reproducibility followed by thin layer engineering at nanoscale. Good overall electrical performances were obtained, with excellent electrostatic behavior (a subthreshold slope (SS) of 95 mV/dec and a drain induced barrier lowering (DIBL) of 25 mV/V) for a 15-nm gate length. Finally, a first demonstration of dual integration of n-type and p-type VNW transistors for the realization of CMOS inverter is proposed.
引用
收藏
页数:7
相关论文
共 27 条
[1]  
[Anonymous], S VLSI TECHN
[2]  
[Anonymous], 2006 IEEE INT SOI C
[3]  
[Anonymous], APPL PHYS LETT
[4]   Simulation of junctionless Si nanowire transistors with 3 nm gate length [J].
Ansari, Lida ;
Feldman, Baruch ;
Fagas, Giorgos ;
Colinge, Jean-Pierre ;
Greer, James C. .
APPLIED PHYSICS LETTERS, 2010, 97 (06)
[5]  
Appenzeller J., 2006, Proceeding of the 2006 International Electron Devices Meeting, V1, P1
[6]   Electronic transport mechanisms in scaled gate-all-around silicon nanowire transistor arrays [J].
Clement, N. ;
Han, X. L. ;
Larrieu, G. .
APPLIED PHYSICS LETTERS, 2013, 103 (26)
[7]  
Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
[8]   3D Multichannels and stacked nanowires technologies for new design opportunities in nanoelectronics [J].
Ernst, T. ;
Bernard, E. ;
Dupre, C. ;
Hubert, A. ;
Becu, S. ;
Guillaumot, B. ;
Rozeau, O. ;
Thomas, O. ;
Coronel, P. ;
Hartmann, J. -M. ;
Vizioz, C. ;
Vulliet, N. ;
Faynot, O. ;
Skotnicki, T. ;
Deleonibus, S. .
2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, :265-+
[9]   Multigate transistors as the future of classical metal-oxide-semiconductor field-effect transistors [J].
Ferain, Isabelle ;
Colinge, Cynthia A. ;
Colinge, Jean-Pierre .
NATURE, 2011, 479 (7373) :310-316
[10]   Silicon vertically integrated nanowire field effect transistors [J].
Goldberger, Josh ;
Hochbaum, Allon I. ;
Fan, Rong ;
Yang, Peidong .
NANO LETTERS, 2006, 6 (05) :973-977