Low cost wafer-level CSP: A novel redistribution methodology

被引:0
作者
Rinne, GA [1 ]
Walling, JD [1 ]
Mis, JD [1 ]
机构
[1] Unit Elect Inc, Res Triangle Pk, NC 27703 USA
来源
50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS | 2000年
关键词
D O I
10.1109/ECTC.2000.853125
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A chip scale package using wafer scale processing was developed for a line of low cost, small form factor integrated circuits. The package uses polymeric repassivation and electrodeposited solder bumps connected by a unique conductor patterning method. As an alternative to the aluminum redistribution approach for converting wirebond designs to CSP, a low cost method was developed. Called single-mask redistribution (SMR), this process creates the solder bump and the redistribution line in a single patterning step. Solder is plated to an equal height on both the line and the bump pad and, during reflow, hydrostatic pressure causes the excess solder on the line to flow to the bump. The finished package resembles a common chip resistor. Reliability testing was used to optimize the bump design and the assembly methodologies. Field performance of more than 30 million packages has validated the test results.
引用
收藏
页码:93 / 96
页数:4
相关论文
共 50 条
[21]   Wafer-level burn-in will cut time and cost [J].
不详 .
SOLID STATE TECHNOLOGY, 1998, 41 (11) :20-+
[22]   Highly reliable photoimageable dielectric resins for wafer level CSP redistribution [J].
Esposito, C ;
Yamayoshi, E ;
Yonehara, M ;
Arao, K ;
Yoshida, K ;
Li, SH ;
Kondoh, M .
IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, :171-176
[23]   Stress analysis and design optimization of a wafer-level CSP by FEM simulations and experiments [J].
Rzepka, S ;
Höfer, E ;
Simon, J ;
Meusel, E ;
Reichl, H .
51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, :704-714
[24]   Stress analysis and design optimization of a wafer-level CSP by FEM simulations and experiments [J].
Rzepka, S ;
Höfer, E ;
Simon, E ;
Meusel, E ;
Reichl, H .
IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2002, 25 (02) :127-137
[25]   Hermetic Wafer-Level Glass Sealing Enabling Reliable Low Cost Sensor Packaging [J].
Hansen, Ulli ;
Maus, Simon ;
Toepper, Michael .
2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, :1524-1530
[26]   A Novel Methodology for Wafer-level Scanner Focus Spot Capture and Back-Tracing Mechanism [J].
Chiu, Chieh-Chen ;
Gao, Mingqi ;
Tian, Feng ;
Feng, Wei ;
Lan, Andy ;
Li, Dan ;
Zhong, Shengyuan ;
Zhu, Aijiao ;
Zhu, Ningqi ;
Xu, Yunchen ;
Zhu, Jin ;
Pei, Jincheng ;
Huang, Kevin .
METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVI, 2022, 12053
[27]   Wafer-level packaging [J].
Van Driel, Willem Dirk .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (03) :358-358
[28]   Electromigration Reliability of Redistribution Lines in Wafer-level Chip-Scale Packages [J].
Lai, Yi-Shao ;
Kao, Chin-Li ;
Chiu, Ying-Ta ;
Appelt, Bernd K. .
2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, :326-331
[29]   Low-temperature wafer-level transfer bonding [J].
Niklaus, F ;
Enoksson, P ;
Griss, P ;
Kälvesten, E ;
Stemme, G .
JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2001, 10 (04) :525-531
[30]   Measurement of creep and relaxation behaviors of wafer-level CSP assembly using Moire interferometry [J].
Ham, SJ ;
Lee, SB .
JOURNAL OF ELECTRONIC PACKAGING, 2003, 125 (02) :282-288