Low cost wafer-level CSP: A novel redistribution methodology

被引:0
|
作者
Rinne, GA [1 ]
Walling, JD [1 ]
Mis, JD [1 ]
机构
[1] Unit Elect Inc, Res Triangle Pk, NC 27703 USA
来源
50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS | 2000年
关键词
D O I
10.1109/ECTC.2000.853125
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A chip scale package using wafer scale processing was developed for a line of low cost, small form factor integrated circuits. The package uses polymeric repassivation and electrodeposited solder bumps connected by a unique conductor patterning method. As an alternative to the aluminum redistribution approach for converting wirebond designs to CSP, a low cost method was developed. Called single-mask redistribution (SMR), this process creates the solder bump and the redistribution line in a single patterning step. Solder is plated to an equal height on both the line and the bump pad and, during reflow, hydrostatic pressure causes the excess solder on the line to flow to the bump. The finished package resembles a common chip resistor. Reliability testing was used to optimize the bump design and the assembly methodologies. Field performance of more than 30 million packages has validated the test results.
引用
收藏
页码:93 / 96
页数:4
相关论文
共 50 条
  • [1] Wafer level CSP using low cost electroless redistribution layer
    Teutsch, T
    Oppert, T
    Zakel, E
    Klusmann, E
    Meyer, H
    Schulz, R
    Schulze, J
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 107 - 113
  • [2] Wafer-level CSP, wafer-level assembly/test: Integrating backend processes
    Novitsky, J
    Miller, C
    SOLID STATE TECHNOLOGY, 2001, 44 (02) : 78 - +
  • [3] A novel positive working photosensitive polyimide for wafer-level CSP packages
    Yuba, T
    Suwa, M
    Fujita, Y
    Tomikawa, M
    Ohbayashi, G
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2002, 15 (02) : 201 - 203
  • [4] A low cost wafer-level MEMS packaging technology
    Monajemi, P
    Joseph, PJ
    Kohl, PA
    Ayazi, F
    MEMS 2005 MIAMI: TECHNICAL DIGEST, 2005, : 634 - 637
  • [5] Novel wafer-level CSP for stacked MEMS/IC dies with hermetic sealing
    Sugizaki, Yoshiaki
    Nakao, Mitsuhiro
    Higuchi, Kazuhito
    Miyagi, Takeshi
    Obata, Susumu
    Inoue, Michinobu
    Endo, Mitsuyoshi
    Shimooka, Yoshiaki
    Kojima, Akihiro
    Mori, Ikuo
    Shibata, Hideki
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 811 - +
  • [6] Low-Cost Wafer-Level Vacuum Packaging for MEMS
    Roland Gooch
    Thomas Schimert
    MRS Bulletin, 2003, 28 : 55 - 59
  • [7] Low-cost wafer-level vacuum packaging for MEMS
    Gooch, R
    Schimert, T
    MRS BULLETIN, 2003, 28 (01) : 55 - 59
  • [8] New cost effective and low profile wafer level CSP
    Ikumo, M
    Aguirre, M
    Matsuki, H
    Aiba, Y
    Fujisawa, T
    Sato, M
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 229 - 233
  • [9] Wafer-level optics enables low cost camera phones
    Dagan, Yehudit
    INTEGRATED OPTICS: DEVICES, MATERIALS, AND TECHNOLOGIES XIII, 2009, 7218
  • [10] Novel symmetric high Q inductors fabricated using wafer-level CSP technology
    Aoki, Yutaka
    Shimizu, Shoichi
    Honjo, Kazuhiko
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 504 - +