Integrated Memory/Network architectures for cluster-organized, parallel DSP architectures

被引:1
|
作者
Tewksbury, SK [1 ]
Gandakota, V [1 ]
Devabattini, K [1 ]
Adabala, P [1 ]
机构
[1] W Virginia Univ, Morgantown, WV 26506 USA
来源
IEEE SYMPOSIUM ON IC/PACKAGE DESIGN INTEGRATION - PROCEEDINGS | 1998年
关键词
D O I
10.1109/IPDI.1998.663615
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The capabilities of switched networks for parallel and distributed computers are evolving rapidly towards networks with various forms of intelligence in support of parallel execution of programs. This paper presents a perspective on intelligent networks, including reconfiguration of the network to adapt to the needs of successive computational algorithms being performed as part of an overall problem, for clusters containing a modest number of digital signal processors (DSPs), Scalability of the overall parallel DSP-based computer is achieved by adding these cluster nodes. It is suggested that there are many operating system functions which might be directly integrated into such an intelligent network, including adapting those operating system functions according to the needs of the specific tasks being performed. The viewpoint presented here is based on a reconfigurable system using FPGAs and being constructed for image processing applications to study opportunities for integration of such intelligent networks into future silicon VLSI components, including advanced packaging such as multi-chip modules (MCMs), The packaging limitations present the greatest barrier to aggressive development of such networks, with active substrate MCMs implementing the network function providing the greatest flexibility and performance.
引用
收藏
页码:21 / 26
页数:6
相关论文
共 50 条
  • [1] Network on chip for parallel DSP architectures
    Jing, YL
    Fan, XY
    Gao, DY
    Hu, J
    EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2005, 3820 : 265 - 274
  • [2] Parallel interleaving on parallel DSP architectures
    Richter, T
    Fettweis, GP
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 195 - 200
  • [3] Interleaving on parallel DSP architectures
    Richter, T
    Fettweis, GP
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 161 - 173
  • [4] Interleaving on Parallel DSP Architectures
    Thomas Richter
    Gerhard P. Fettweis
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 39 : 161 - 173
  • [5] On the Performance of Parallel Neural Network Implementations on Distributed Memory Architectures
    Ganeshamoorthy, K.
    Ranasinghe, D. N.
    CCGRID 2008: EIGHTH IEEE INTERNATIONAL SYMPOSIUM ON CLUSTER COMPUTING AND THE GRID, VOLS 1 AND 2, PROCEEDINGS, 2008, : 90 - 97
  • [6] Performance optimization of multiple memory architectures for DSP
    Zhuge, QF
    Xiao, B
    Sha, EHM
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 469 - 472
  • [7] Parallel Memory Accessing for FFT Architectures
    Kitsakis, V.
    Nakos, K.
    Reisis, D.
    Vlassopoulos, N.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (11): : 1593 - 1607
  • [8] Parallel Memory Accessing for FFT Architectures
    V. Kitsakis
    K. Nakos
    D. Reisis
    N. Vlassopoulos
    Journal of Signal Processing Systems, 2018, 90 : 1593 - 1607
  • [9] Distributed simulation of parallel DSP architectures on workstation clusters
    George, AD
    Cook, SW
    SIMULATION, 1996, 67 (02) : 94 - 105
  • [10] Scheduling instructions of sequential algorithms on parallel DSP architectures
    Matase, Stelian
    Costinescu, Bogdan
    Stoica, Madalin
    OPTIM 2004: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON OPTIMIZATION OF ELECTRICAL AND ELECTRONIC EQUIPMENT, VOL 4: APPLIED ELECTRONICS, ELECTRICAL ENGINEERING EDUCATION, 2004, : 39 - 42