Fabrication of High-Mobility Si0.7Ge0.3 Channel FinFET for Optimization of Device Electrical Performance

被引:4
作者
Li, Yan [1 ]
Cheng, Xiaohong [2 ]
Zhao, Fei [2 ]
Zhong, Zhaoyang [1 ]
Liu, Haoyan [2 ]
Zan, Ying [2 ]
Li, Tianshuo [1 ]
Li, Yongliang [2 ]
机构
[1] Beijing Informat Sci & Technol Univ, Sch Appl Sci, Beijing 100192, Peoples R China
[2] Chinese Acad Sci, Integrated Circuit Adv Proc Ctr, Inst Microelect, Beijing 100029, Peoples R China
关键词
D O I
10.1149/2162-8777/ac0f12
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The fabrication process and electrical performance optimization of a high-mobility Si0.7Ge0.3 channel FinFET device were systematically explored. A high-quality of Si0.7Ge0.3 fin formation on Si substrates with shallow trench isolation-last (STI-last) scheme was first realized by a direct fin patterning and low-temperature STI annealing just after a blanket Si0.7Ge0.3 film growth on Si substrate. To solve the process compatibility issue of the Si0.7Ge0.3 fin, a new spacer etching process with CH3F/CF4-based plasma was developed because the existing spacer etching process is only appropriate for the Si fin and causes serious loss of the Si0.7Ge0.3 fin due to its low selectivity. Moreover, rapid thermal annealing at 850 degrees C for 30 s was chosen as the optimal source/drain (dopant activation process to maintain the thermal stability of the Si0.7Ge0.3 fin. In-situ O-3 passivation, Al2O3/HfO2 bi-layer gate dielectric, and an extra ground-plane doping implantation were identified as key factors for improving the electrical performance of the Si0.7Ge0.3 channel FinFET device. Finally, a Si0.7Ge0.3 channel FinFET device with a subthrehold swing of 87 mV dec(-1) and an I-on/I-off ratio of 4e(5) was fabricated successfully using the proposed processes.
引用
收藏
页数:5
相关论文
共 21 条
[1]   High Mobility High-Ge-Content SiGe PMOSFETs Using Al2O3/HfO2 Stacks With In-Situ O3 Treatment [J].
Ando, Takashi ;
Hashemi, Pouya ;
Bruley, John ;
Rozen, John ;
Ogawa, Yohei ;
Koswatta, Siyuranga ;
Chan, Kevin K. ;
Cartier, Eduard A. ;
Mo, Renee ;
Narayanan, Vijay .
IEEE ELECTRON DEVICE LETTERS, 2017, 38 (03) :303-305
[2]   Ge oxide scavenging and gate stack nitridation for strained Si0.7Ge0.3 pFinFETs enabling 35% higher mobility than Si [J].
Arimura, H. ;
Wostyn, K. ;
Ragnarsson, L. -A. ;
Capogreco, E. ;
Chasin, A. ;
Conard, T. ;
Brus, S. ;
Favia, P. ;
Franco, J. ;
Mitard, J. ;
Demuynck, S. ;
Horiguchi, N. .
2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
[3]  
Chang C., 2015, IEDM Technical Digest, P584
[4]   Investigation on thermal stability of Si0.7Ge0.3/Si stacked multilayer for gate-all-around MOSFETS [J].
Cheng, Xiaohong ;
Li, Yongliang ;
Wang, Guilei ;
Liu, Haoyan ;
Zan, Ying ;
Lin, Hongxiao ;
Kong, Zhenzhen ;
Zhong, Zhaoyang ;
Li, Yan ;
Wang, Hanxiang ;
Xu, Gaobo ;
Ma, Xueli ;
Wang, Xiaolei ;
Yang, Hong ;
Luo, Jun ;
Wang, Wenwu .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (11)
[5]  
Collaert N., 2002, 32 EUR SOL STAT DEV 32 EUR SOL STAT DEV, P263
[6]   SiGe Channel Technology: Superior Reliability Toward Ultrathin EOT Devices-Part I: NBTI [J].
Franco, Jacopo ;
Kaczer, Ben ;
Roussel, Philippe J. ;
Mitard, Jerome ;
Cho, Moonju ;
Witters, Liesbeth ;
Grasser, Tibor ;
Groeseneken, Guido .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (01) :396-404
[7]   Etch Control and SiGe Surface Composition Modulation by Low Temperature Plasma Process for Si/SiGe Dual Channel Fin Application [J].
Ishii, Y. ;
Lee, Y. -J. ;
Wu, W. -F. ;
Maeda, K. ;
Ishimura, H. ;
Miura, M. .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) :1277-1283
[8]  
Lee C H, 2018, IEDM, P807, DOI [10.1109/IEDM.2018.8614581, DOI 10.1109/IEDM.2018.8614581]
[9]   Understanding the mechanisms impacting the interface states of ozone-treated high-k/SiGe interfaces [J].
Ma, Xueli ;
Xiang, Jinjuan ;
Zhou, Lixing ;
Xu, Hao ;
Wang, Xiaolei ;
Yang, Hong ;
Li, Yongliang ;
Yin, Huaxiang ;
Wang, Wenwu .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (05)
[10]  
Mertens H., 2015, 2015 Symposium on VLSI Technology, pT142, DOI 10.1109/VLSIT.2015.7223654