Low-Power Design Methodology for CML and ECL Circuits

被引:0
|
作者
Schrape, Oliver [1 ]
Appel, Markus [2 ]
Winkler, Frank [2 ]
Krstic, Milos [1 ]
机构
[1] IHP, Technol Pk 25, D-15236 Frankfurt, Germany
[2] Humboldt Univ, D-10099 Berlin, Germany
关键词
Design Methodology; Emitter Coupled Logic; ECL; CML; Current Mode Logic; Low Power;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper presents a design methodology to enable the design of power efficient, high-speed CML/ECL circuits. It covers library requirements as well as proposed architectural improvements for power optimization. At transistor level, a voltage supply reduction from 3.3V to 2.5V is enabled by modifying classical three-level stack CML latch topology. Secondly, implementing several speed classes using different load resistor variants of most important gates allows for more efficient balancing of critical paths. The methodology is exemplary demonstrated on an 4:1 Serializer with 2 times 2x4 bit FIFO designed in low-cost 0.25 mu m SiGe BiCMOS process. AMS schematic simulation results show that both approaches lead to a reduction of the overall current of 39% to 58.68 mA, resulting in a total power dissipation of 146.70mW. The maximal data rate of 12.5 Gb/s is achieved, whereas 54% of the total power could be saved compared to baseline 3.3V design.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] HIGH-SPEED LOW-POWER DARLINGTON ECL CIRCUIT
    CHUANG, CT
    CHIN, K
    LU, PF
    SHIN, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) : 1374 - 1376
  • [42] Design Methodology for Ultra Low-Power Analog Circuits using Next Generation BSIM6 Compact Model
    Mangla, A.
    Chalkiadaki, M. -A.
    Enz, C. C.
    NANOTECHNOLOGY 2012, VOL 2: ELECTRONICS, DEVICES, FABRICATION, MEMS, FLUIDICS AND COMPUTATIONAL, 2012, : 730 - 733
  • [43] An efficient and reliable MRF-based methodology for designing low-power VLSI circuits
    Razavi, Sayyed Mohammad
    Razavi, Seyyed Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2020, 73 : 77 - 88
  • [44] LOW-POWER DESIGN
    HINES, J
    KO, U
    MEIER, SE
    NAPPER, S
    PEDRAM, M
    ROY, K
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (04): : 84 - 90
  • [45] Low-power design
    Roy, K
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 323 - 323
  • [46] DIODE-HBT-LOGIC CIRCUITS MONOLITHICALLY INTEGRABLE WITH ECL CML CIRCUITS
    WANG, KC
    BECCUE, SM
    CHANG, MCF
    NUBLING, RB
    CAPPON, AM
    TSEN, TCT
    CHEN, DM
    ASBECK, PM
    KOWK, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (10) : 1372 - 1378
  • [47] Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits
    Wen, Minda
    McCarthy, Kevin G.
    O'Connell, Ivan
    Salgado, Gerardo Molina
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1016 - 1020
  • [48] DESIGN PRINCIPLES FOR LOW-VOLTAGE LOW-POWER ANALOG INTEGRATED-CIRCUITS
    SERDIJN, WA
    VANDERWOERD, AC
    VANROERMUND, AHM
    DAVIDSE, J
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1995, 8 (01) : 115 - 120
  • [49] Low-power CMOS frequency synthesizer design methodology for wireless applications
    Fahim, Amr M.
    Elmasry, Mohamed I.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 2
  • [50] Novel design methodology for low-power image-reject mixers
    Carrera, Alfonso
    Rohmer, Guenter
    2007 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2007, : 261 - +