Design And Synthesis Of Combinational Circuits Using Reversible Decoder In Xilinx

被引:0
|
作者
Naguboina, Gopi Chand [1 ]
Anusudha, K. [1 ]
机构
[1] Pondicherry Univ, Dept Elect Engn, Pondicherry, India
来源
2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND SIGNAL PROCESSING (ICCCSP) | 2017年
关键词
Quantum Cost; Reversible Gates; Garbage Outputs; Number of Gates;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is the emerging field for research in present era. The aim of this paper is to realize different types of combinational circuits like full-adder, full-subtractor, multiplexer and comparator using reversible decoder circuit with minimum quantum cost. Reversible decoder is designed using Fredkin gates with minimum Quantum cost. There are many reversible logic gates like Fredkin Gate, Feynman Gate, Double Feynman Gate, Peres Gate, Seynman Gate and many more. Reversible logic is defined as the logic in which the number output lines are equal to the number of input lines i. e., the n-input and k-output Boolean function F(X1, X2, X3,., Xn) (referred to as (n, k) function) is said to be reversible if and only if (i) n is equal to k and (ii) each input pattern is mapped uniquely to output pattern. The gate must run forward and backward that is the inputs can also be retrieved from outputs. When the device obeys these two conditions then the second law of thermo-dynamics guarantees that it dissipates no heat. Fan-out and Feed-back are not allowed in Logical Reversibility. Reversible Logic owns its applications in various fields which include Quantum Computing, Optical Computing, Nanotechnology, Computer Graphics, low power VLSI Etc., Reversible logic is gaining its own importance in recent years largely due to its property of low power consumption. The comparative study in terms of garbage outputs, Quantum Cost, numbers of gates are also presented. The Circuit has been implemented and simulated using Xilinx software.
引用
收藏
页码:34 / 39
页数:6
相关论文
共 50 条
  • [21] Implementation of High Speed Low Power Combinational and Sequential Circuits using Reversible logic
    Shah, Hardik
    Rao, Arpit
    Deshpande, Mayuresh
    Rane, Ameya
    Nagvekar, Siddhesh
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [22] Synthesis and Optimization of Combinational Interface Circuits
    Ki-Seok Chung
    Rajesh K. Gupta
    Taewhan Kim
    C.L. Liu
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 243 - 261
  • [23] High Speed Low Power Implementation of Combinational and Sequential Circuits Using Reversible Logic
    Keshkamat, Sanketa
    Gandhe, S. T.
    SMART TRENDS IN INFORMATION TECHNOLOGY AND COMPUTER COMMUNICATIONS, SMARTCOM 2016, 2016, 628 : 743 - 751
  • [24] Synthesis and optimization of combinational interface circuits
    Chung, KS
    Gupta, RK
    Kim, T
    Liu, CL
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (03): : 243 - 261
  • [25] Synthesis and Verification of Cyclic Combinational Circuits
    Chen, Jui-Hung
    Chen, Yung-Chih
    Weng, Wan-Chen
    Huang, Ching-Yi
    Wang, Chun-Yao
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 257 - 262
  • [26] Synthesis and optimization of multiple-valued combinational and sequential reversible circuits with don't cares
    Niknafs, Aliakbar
    Mohammadi, Majid
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (02) : 189 - 196
  • [27] Reversible Realization of Quaternary Decoder, Multiplexer, and Demultiplexer Circuits
    Khan, Mozammel H. A.
    ENGINEERING LETTERS, 2007, 15 (02)
  • [28] Design, Synthesis and Test of Reversible Circuits for Emerging Nanotechnologies
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 5 - 6
  • [29] Synthesis of Reversible Circuits Using Decision Diagrams
    Drechsler, Rolf
    Wille, Robert
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 1 - 5
  • [30] Exact Synthesis of Reversible Circuits Using A* Algorithm
    Datta K.
    Rathi G.K.
    Sengupta I.
    Rahaman H.
    Journal of The Institution of Engineers (India): Series B, 2015, 96 (2) : 121 - 130