Design And Synthesis Of Combinational Circuits Using Reversible Decoder In Xilinx

被引:0
|
作者
Naguboina, Gopi Chand [1 ]
Anusudha, K. [1 ]
机构
[1] Pondicherry Univ, Dept Elect Engn, Pondicherry, India
来源
2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND SIGNAL PROCESSING (ICCCSP) | 2017年
关键词
Quantum Cost; Reversible Gates; Garbage Outputs; Number of Gates;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is the emerging field for research in present era. The aim of this paper is to realize different types of combinational circuits like full-adder, full-subtractor, multiplexer and comparator using reversible decoder circuit with minimum quantum cost. Reversible decoder is designed using Fredkin gates with minimum Quantum cost. There are many reversible logic gates like Fredkin Gate, Feynman Gate, Double Feynman Gate, Peres Gate, Seynman Gate and many more. Reversible logic is defined as the logic in which the number output lines are equal to the number of input lines i. e., the n-input and k-output Boolean function F(X1, X2, X3,., Xn) (referred to as (n, k) function) is said to be reversible if and only if (i) n is equal to k and (ii) each input pattern is mapped uniquely to output pattern. The gate must run forward and backward that is the inputs can also be retrieved from outputs. When the device obeys these two conditions then the second law of thermo-dynamics guarantees that it dissipates no heat. Fan-out and Feed-back are not allowed in Logical Reversibility. Reversible Logic owns its applications in various fields which include Quantum Computing, Optical Computing, Nanotechnology, Computer Graphics, low power VLSI Etc., Reversible logic is gaining its own importance in recent years largely due to its property of low power consumption. The comparative study in terms of garbage outputs, Quantum Cost, numbers of gates are also presented. The Circuit has been implemented and simulated using Xilinx software.
引用
收藏
页码:34 / 39
页数:6
相关论文
共 50 条
  • [1] Design of Parity Preserving Combinational circuits using Reversible Gate
    Sasamal, Trailokya Nath
    Mohan, Anand
    Singh, Ashutosh Kumar
    PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 631 - 638
  • [2] Novel design of reversible latches using feynman gate and implementation of reversible combinational circuits
    Asthana A.
    Kumar A.
    Sharan P.
    International Journal of Information Technology, 2022, 14 (6) : 2903 - 2915
  • [3] Reduction of Garbage Outputs and Constant Inputs in Design of Combinational Circuits Using Reversible Logic
    Sooriamala, A. P.
    Thomas, Aby K.
    Korah, Reeba
    2021 SIXTH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2021, : 330 - 334
  • [4] Design of Reversible Measurement Sensor Based on Hall Combinational Circuits
    Zhang Zongbao
    Qiu Zhaoyun
    Fan Yingyuan
    Jiang Guangdong
    2010 INTERNATIONAL CONFERENCE ON INFORMATION, ELECTRONIC AND COMPUTER SCIENCE, VOLS 1-3, 2010, : 899 - +
  • [5] Design of combinational logic digital circuits using a mixed logic synthesis method
    Balasubramanian, P
    Narayana, MRL
    Chinnadurai, R
    IEEE: 2005 INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES, PROCEEDINGS, 2005, : 289 - 294
  • [6] SYSTEMATIC SYNTHESIS OF COMBINATIONAL CIRCUITS USING MULTIPLEXERS
    DORMIDO, B
    CANTO, D
    ELECTRONICS LETTERS, 1978, 14 (18) : 588 - 590
  • [7] Design of Combinational Logic circuits for Low power Reversible Logic circuits in Quantum Cellular Automata
    Anand, I. Vivek
    Kamaraj, A.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [8] Design Methodology for Multiple Output Combinational Circuits Using Cyclic Combinational Technique
    Kumar, Vinay
    Dandapat, Anup
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (12)
  • [9] Low Power Testable Reversible Combinational Circuits
    Syamala, Y.
    Tilak, A. V. N.
    Srilakshmi, K.
    Chowdary, Anil T.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1485 - 1489
  • [10] Design error diagnosis with re-synthesis in combinational circuits
    Ubar, R
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (01): : 73 - 82