Multihit multichannel time-to-digital converter with ±1% differential nonlinearity and near optimal time resolution

被引:19
作者
Andreani, P [1 ]
Bigongiari, F
Roncella, R
Saletti, R
Terreni, P
Bigongiari, A
Lippi, M
机构
[1] Univ Lund, Dept Appl Elect, Lund, Sweden
[2] Univ Pisa, Dipartimento Ingn Informaz Elettron Informat Telec, I-56126 Pisa, Italy
[3] CAEN SpA, Costruz Apparecchiature Elettron Nucl, I-55049 Viareggio, Italy
关键词
CMOS integrated circuits; delay lock loops; timing;
D O I
10.1109/4.663573
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An eight-channel, 1 ns bin-size, 23 b dynamic range, single-chip, multihit, time-to-digital converter (TDC) is presented in this paper. A new architecture mixing two previous TDC realizations has been adopted, The chip can execute common-start or common-stop operations on the trailing, leading, or both transitions of the input channels; it stores at least 32 events/channel with a double-hit resolution of 16 ns, A prototype of about 120 mm(2) has been integrated into a double-metal, single-poly, n-well 1 mu m CMOS process, and its performance has been compared to that of similar devices. Test results show that a differential nonlinearity error of +/-1%, an integral nonlinearity less than 0.2 least significant bit (LSB), and a time resolution of 0.443 LSB-significantly better than those of comparable TDC's and very close to the theoretical limit of 0.408 LSB-have been achieved.
引用
收藏
页码:650 / 656
页数:7
相关论文
共 19 条
[1]  
ANDREANI P, 1996, P ESS CIRC 96 NEUCH, P76
[2]   A CMOS 4-CHANNEL X 1K TIME MEMORY LSI WITH 1-NS/B RESOLUTION [J].
ARAI, Y ;
MATSUMURA, T ;
ENDO, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) :359-364
[3]   A 64-CH TIME MEMORY CELL MODULE WITH A DSP AND A VME INTERFACE [J].
ARAI, Y ;
IKENO, M .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1994, 41 (04) :1187-1191
[4]   A time digitizer CMOS gate-array with a 250 ps time resolution [J].
Arai, Y ;
Ikeno, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (02) :212-220
[5]   An integrated high resolution CMOS timing generator based on an array of delay locked loops [J].
Christiansen, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :952-957
[6]   A CMOS TIME TO DIGITAL CONVERTER IC WITH 2-LEVEL ANALOG CAM [J].
GERDS, EJ ;
VANDERSPIEGEL, J ;
VANBERG, R ;
WILLIAMS, HH ;
CALLEWAERT, L ;
EYCKMANS, W ;
SANSEN, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (09) :1068-1076
[7]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[8]   Field-programmable-gate-array-based time-to-digital converter with 200-ps resolution [J].
Kalisz, J ;
Szplet, R ;
Pasierbinski, J ;
Poniecki, A .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (01) :51-55
[9]   MTD132 - A NEW SUBNANOSECOND MULTI-HIT CMOS TIME-TO-DIGITAL CONVERTER [J].
KLEINFELDER, S ;
MAJORS, TJ ;
BLUMER, KA ;
FARR, W ;
MANOR, B .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1991, 38 (02) :97-101
[10]  
*LECR CO, 1991, AN50 LECR CO