Fpga Implementation Of Image Encryption And Decryption Using AES 128-Bit

被引:0
|
作者
Priyanka, M. P. [1 ]
Prasad, E. Lakshmi [2 ]
Reddy, A. R. [3 ]
机构
[1] MITS, Dept ECE, Madanapalle, India
[2] JNTUA, Dept ECE, Anantapur, Andhra Pradesh, India
[3] MITS, Dept ECE, ECE, Madanapalle, India
来源
PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES) | 2016年
关键词
AES; Image Encryption and Decryption; Block Cipher; Cipher text; Decipher text;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
AES is one of the standard algorithm and widely used to encrypt and decrypt the data. In this paper, image encryption and decryption algorithm implemented by using AES 128-bit core. Here, image information is converted into a hexadecimal format using Matlab code and this plain hexadecimal data are transmitted to the FPGA via UART for encryption. Thus, the same process is also used for Decryption. The entire AES 128-bit core is simulated and synthesized for Spartan-3E-1600E FPGA using Xilinx ISE 14.3. Therefore, the experimental results are measured and compared with respect to area, power, and latency. The total amount of area occupied for encryption is 6% of slices, 2% of slice Flip flops, 5% of 4-input LUTS and 44% of BRAMS, latency for 128-bit is 6.645 ns and the amount of power consumption is 441.91 mW. Similarly, for the decryption amount of area occupied is 7% of slices, 2% of slice Flip flops, 7 % of 4-input LUTS and 55% of BRAMS, latency for 128-bit is 7.770 ns and the total amount of power consumption is 442 mW.
引用
收藏
页码:156 / 160
页数:5
相关论文
共 50 条
  • [21] A high performance ST-Box based unified AES encryption/decryption architecture on FPGA
    Kundi, D. -S.
    Aziz, Arshad
    Ikram, Nassar
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 41 : 37 - 46
  • [22] Efficient Advance Encryption Standard (AES) Implementation on FPGA Using Xilinx System Generator
    Talha, S. M. Umar
    Asif, Mir
    Hussain, Hammad
    Asghar, Ali
    Ameen, Hadi
    2016 6TH INTERNATIONAL CONFERENCE ON INTELLIGENT AND ADVANCED SYSTEMS (ICIAS), 2016,
  • [23] A low-cost and highly compact FPGA-based encryption/decryption architecture for AES algorithm
    Equihua, Christian
    Anides, Esteban
    Garcia, Luis
    Vazquez, Eduardo
    Sanchez, Gabriel
    Avalos, Juan-Gerardo
    Sanchez, Giovanny
    IEEE LATIN AMERICA TRANSACTIONS, 2021, 19 (09) : 1443 - 1450
  • [24] Enhancement of Security Mechanism for Confidential Data using AES-128, 192 and 256bit Encryption in Cloud
    Raj, Gaurav
    Kesireddi, Ram Charan
    Gupta, Shruti
    2015 1ST INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2015, : 374 - 378
  • [25] FPGA Implementation of AES Algorithm for Image, Audio, and Video Signal
    Kumari, C. Sapna
    Prasad, K., V
    INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND APPLICATIONS, ICICA 2016, 2018, 632 : 259 - 271
  • [26] Proposing an Encryption/Decryption Scheme for IoT Communications using Binary-bit Sequence and Multistage Encryption
    Hussain, Iqra
    Negi, Mukesh Chandra
    Pandey, Nitin
    2018 7TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO) (ICRITO), 2018, : 709 - 713
  • [27] AES-128 cipher. Minimum area, low cost FPGA implementation
    Liberatori, M. C.
    Bonadero, J. C.
    LATIN AMERICAN APPLIED RESEARCH, 2007, 37 (01) : 71 - 77
  • [28] AES-128 cipher.: High speed, low cost FPGA implementation
    Liberatori, Monica
    Otero, Fernando
    Bonadero, J. C.
    Castineira, Jorge
    2007 3RD SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2007, : 195 - +
  • [29] Image Encryption/Decryption Design Using NIOSII Soft Core Processor
    Hafsa, Amal
    Sghaier, Anissa
    Yousef, Wajih Elhadj
    Machhout, Mohsen
    Malek, Jihene
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,
  • [30] FPGA implementation of a chaos-based image encryption algorithm
    Maazouz, Mohamed
    Toubal, Abdelmoughni
    Bengherbia, Billel
    Houhou, Oussama
    Batel, Noureddine
    JOURNAL OF KING SAUD UNIVERSITY-COMPUTER AND INFORMATION SCIENCES, 2022, 34 (10) : 9926 - 9941