Evaluating Design Tradeoffs in On-Chip Power Management for CMPs

被引:0
|
作者
Sharkey, Joseph [1 ]
Buyuktosunoglu, Alper [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
Power-aware; Dynamic Voltage Scaling; Fetch Throttling; Chip Multi-Processor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In light of the recent shift towards multi-core processor designs, dynamic power-management techniques that were designed for single-core microprocessors must be augmented with larger chip-level control. In this paper, we explore the design-tradeoffs associated with CMP power management solutions in a full-system simulation environment. We show that global power management solutions outperform solutions that locally manage power per-core. We then show that global power management is most effective at finer granularities that allow it to adapt to changing workload behavior and thus conclude that on-chip hardware solutions for CMP power management are an important consideration for future CMP microprocessors.
引用
收藏
页码:44 / 49
页数:6
相关论文
共 50 条
  • [41] Thermoelectric coolers for on-chip thermal management: Materials, design, and optimization
    Chen, Wen-Yi
    Shi, Xiao-Lei
    Zou, Jin
    Chen, Zhi-Gang
    MATERIALS SCIENCE & ENGINEERING R-REPORTS, 2022, 151
  • [42] Distributed On-Chip Power Delivery
    Koese, Selcuk
    Friedman, Eby G.
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (04) : 704 - 713
  • [43] TRADEOFFS IN THE DESIGN OF SINGLE-CHIP MULTIPROCESSORS
    ALBONESI, DH
    KOREN, I
    PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 1994, 50 : 25 - 34
  • [44] Design of oscillation circuit in power management chip
    Tan Chuanwu
    Liu Hongmei
    2017 INTERNATIONAL CONFERENCE ON ROBOTS & INTELLIGENT SYSTEM (ICRIS), 2017, : 116 - 118
  • [45] Unified datacenter power management considering on-chip and air temperature constraints
    Shi, Bing
    Srivastava, Ankur
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2011, 1 (02): : 91 - 98
  • [46] An Efficient On-Chip Power Management Architecture for Solar Energy Harvesting System
    Mondal, Saroj
    Paily, Roy P.
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 224 - 229
  • [47] CAPPS: A Framework for Power-Performance Tradeoffs in Bus-Matrix-Based On-Chip Communication Architecture Synthesis
    Pasricha, Sudeep
    Park, Young-Hwan
    Kurdahi, Fadi J.
    Dutt, Nikil
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 209 - 221
  • [48] Adaptive Power Management of On-Chip Video Memory for Multiview Video Coding
    Shafique, Muhammad
    Zatt, Bruno
    Walter, Fabio Leandro
    Bampi, Sergio
    Henkel, Joerg
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 866 - 875
  • [49] Circuit design techniques for on-chip power supply noise monitoring system
    Chen, H
    Hsu, L
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 704 - 713
  • [50] On a design of crossroad switches for low-power on-chip communication architectures
    Shen, Jih-Sheng
    Chang, Kuei-Chung
    Chen, Tien-Fu
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 477 - +