Evaluating Design Tradeoffs in On-Chip Power Management for CMPs

被引:0
|
作者
Sharkey, Joseph [1 ]
Buyuktosunoglu, Alper [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
Power-aware; Dynamic Voltage Scaling; Fetch Throttling; Chip Multi-Processor;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In light of the recent shift towards multi-core processor designs, dynamic power-management techniques that were designed for single-core microprocessors must be augmented with larger chip-level control. In this paper, we explore the design-tradeoffs associated with CMP power management solutions in a full-system simulation environment. We show that global power management solutions outperform solutions that locally manage power per-core. We then show that global power management is most effective at finer granularities that allow it to adapt to changing workload behavior and thus conclude that on-chip hardware solutions for CMP power management are an important consideration for future CMP microprocessors.
引用
收藏
页码:44 / 49
页数:6
相关论文
共 50 条
  • [21] A Design Methodology of Efficient On-Chip Wireless Power Transmission
    Raju, Salahuddin
    Prawoto, Clarissa C.
    Chan, Mansun
    Yue, C. Patrick
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [22] Microwatt power management: challenges of on-chip energy harvesting
    Schmickl, S.
    Faseth, T.
    Pretl, H.
    ELEKTROTECHNIK UND INFORMATIONSTECHNIK, 2021, 138 (01): : 31 - 36
  • [23] Low Power Design for On-chip Networking Processing System
    Jin, Jie
    Sun, Lingling
    Guo, Feng
    Wang, Xiaojun
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 154 - 159
  • [24] A Multi-Vdd Dynamic Variable-Pipeline On-Chip Router for CMPs
    Matsutani, Hiroki
    Hirata, Yuto
    Koibuchi, Michihiro
    Usami, Kimiyoshi
    Nakamura, Hiroshi
    Amano, Hideharu
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 407 - 412
  • [25] On-chip tunnel management
    Smirnova, Olga
    NATURE PHYSICS, 2020, 16 (03) : 241 - 242
  • [26] On-chip tunnel management
    Olga Smirnova
    Nature Physics, 2020, 16 : 241 - 242
  • [27] Evaluating the tradeoffs of mobile code design paradigms in network management applications
    Baldi, M
    Picco, GP
    PROCEEDINGS OF THE 1998 INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING, 1998, : 146 - 155
  • [28] Wideband Efficient Amplifiers for On-Chip Adaptive Power Management Applications
    Marco, Lazaro
    Yousefzadeh, Vahid
    Garcia-Tormo, Albert
    Poveda, Alberto
    Maksimovic, Dragan
    Alarcon, Eduard
    ANALOG CIRCUIT DESIGN: HIGH-SPEED CLOCK AND DATA RECOVERY, HIGH-PERFORMANCE AMPLIFIERS, POWER MANAGEMENT, 2009, : 317 - +
  • [29] Thermal management of on-chip caches through power density minimization
    Ku, JC
    Ozdemir, S
    Memik, G
    Ismail, Y
    MICRO-38: PROCEEDINGS OF THE 38TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUMN ON MICROARCHITECTURE, 2005, : 283 - 293
  • [30] Exploiting On-chip Power Management for Side-Channel Security
    Singh, Arvind
    Kar, Monodeep
    Mathew, Sanu
    Rajan, Anand
    De, Vivek
    Mukhopadhyay, Saibal
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 401 - 406