Functional modeling of RSFQ circuits using Verilog HDL

被引:26
作者
Gaj, K
Cheah, CH
Friedman, EG
Feldman, MJ
机构
[1] Department of Electrical Engineering, University of Rochester
关键词
D O I
10.1109/77.622000
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Circuit level simulation is too slow to be used for verification of function and timing of large RSFQ circuits. The alternative, known from semiconductor digital circuit design, is simulating at the logic (gate) instead of the circuit (transistor or junction) level. Using a hardware description language (HDL) such as Verilog, it is possible to write a functional model of each of the RSFQ basic gates. A large RSFQ circuit composed of hundreds gates and thousands Josephson junction can then be simulated using standard semiconductor industry CAD tools. We have developed a library of Verilog models for over 15 basic RSFQ gates. We describe in detail our model for the DRO RSFQ cell. We show how this model can be generalized for other more complex cells. Our library has been verified by employing it in the design of timing for three large RSFQ circuits.
引用
收藏
页码:3151 / 3154
页数:4
相关论文
共 6 条
[1]   Logic Simulation of RSFQ Circuits [J].
Krasniewski, Andrzej .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1993, 3 (01) :33-38
[2]  
MUKHANOV PD, P ISEC 95, P27
[3]  
RYLYAKOV AV, 1997, IEEE T APPL SUPERCON, V7
[4]  
SEMENOV VK, 1996, CPEM 96 C DIG BRAUNS
[5]  
SMITH DJ, 1996, P 33 DES AUT C
[6]   JOSEPHSON-JUNCTIONS IN SPICE3 [J].
WHITELEY, SR .
IEEE TRANSACTIONS ON MAGNETICS, 1991, 27 (02) :2902-2905