HPET: An Efficient Hybrid Power Estimation Technique to Improve High-Level Power Characterization

被引:0
|
作者
Nocua, Alejandro [1 ]
Virazel, Arnaud [1 ]
Bosio, Alberto [1 ]
Girard, Patrick [1 ]
Chevalier, Cyril [1 ,2 ]
机构
[1] Univ Montpellier, Natl Ctr Sci Res CNRS, Montpellier Lab Informat Robot & Microelect LIRMM, F-34000 Montpellier, France
[2] ST Microelect, F-3800 Grenoble, France
关键词
FDSOI technology; hybrid power model; library characterization; power-aware design; power estimation; SYSTEMS; IP;
D O I
10.1142/S0218126617400047
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High power consumption is a key factor hindering system-on-chip (SoC) performance. Accurate and efficient power models have to be introduced early in the design flow when most of the optimization potential is possible. However, early accuracy cannot be ensured because of the lack of precise knowledge of the final circuit structure. Current SoC design paradigm relies on intellectual property (IP) core reuse since low-level information about circuit components and structure is available. Thus, power estimation accuracy at the system level can be improved by using this information and developing an estimation methodology that fits IP cores power modeling needs. The main contribution of this paper is the development and validation of a hybrid power estimation technique (HPET), in which information coming from different abstraction levels is used to assess the power consumption in a fast and accurate manner. HPET is based on an effective characterization methodology of the technology library and an efficient hybrid power modeling approach. Experimental results, derived using HPET, have been validated on different benchmark circuits synthesized using the 28 nm "fully depleted silicon on insulator" (FDSOI) technology. Experimental results show that in average we can achieve up to 68 X improvement in power estimation run-time while having transistor-level accuracy. For both analyzed power types (instantaneous and average), HPET results are well correlated with respect to the ones computed in SPECTRE and Primetime-PX. This demonstrates that HPET is an effective technique to enhance power macro-modeling creation at high abstraction levels.
引用
收藏
页数:19
相关论文
共 50 条
  • [21] High-level area and power estimation for VLSI circuits
    Nemani, M
    Najm, FN
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (06) : 697 - 713
  • [22] Power Estimation Methodology for a High-Level Synthesis Framework
    Ahuja, Sumit
    Mathaikutty, Deepak A.
    Singh, Gaurav
    Stetzer, Joe
    Shukla, Sandeep K.
    Dingankar, Ajit
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 541 - +
  • [23] High-level power estimation and the area complexity of Boolean functions
    Nemani, M
    Najm, FN
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 329 - 334
  • [24] Framework for high-level power estimation of signal processing architectures
    Freimann, A
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 56 - 65
  • [25] Lower bound estimation for low power high-level synthesis
    Kruse, L
    Schmidt, E
    Jochens, G
    Stammermann, A
    Nebel, W
    13TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, PROCEEDINGS, 2000, : 180 - 185
  • [26] High-level power estimation and low-power design space exploration for FPGAs
    Chen, Deming
    Cong, Jason
    Fan, Yiping
    Zhang, Zhiru
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 529 - +
  • [27] An Efficient Hybrid Power Modeling Approach for Accurate Gate-Level Power Estimation
    Nocua, A.
    Virazel, A.
    Bosio, A.
    Girard, P.
    Chevalier, C.
    2015 27TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2015, : 17 - 20
  • [28] High-level area/delay/power estimation for low power system VLSIs with gated clocks
    Noda, S
    Togawa, N
    Yanagisawa, M
    Ohtsuki, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (04): : 827 - 834
  • [29] A High-level Microprocessor Power Modeling Technique Based on Event Signatures
    van Stralen, Peter
    Pimentel, Andy D.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 60 (02): : 239 - 250
  • [30] A High-Level Register Optimization Technique for Minimizing Leakage and Dynamic Power
    Dal, Deniz
    Mansouri, Nazanin
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 517 - 520