Low Power Reconfigurable Sub -Band Filter Bank ASIC for MP3 Decoder

被引:0
作者
Gangamamba, B. P. [1 ]
Murthy, N. S. [2 ]
Muralidhar, P. [1 ]
机构
[1] NIT, Elect & Commun Engn, Warangal, Andhra Pradesh, India
[2] UNIMAP, Sch Comp & Commun Engn, Perlis, Malaysia
来源
ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2 | 2008年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
There is an ever demanding need to develop low power audio devices using MP3 technology. From the profiled results of MP3 algorithm on ARM processors it has been observed that, the synthesis filter bank in the audio decoder consumes maximum power. Hence to reduce the power consumption of the filter bank, we developed an IEEE 754 single precision floating-point runtime re-configurable architecture. The proposed architecture consumes less power at run time as the last 12 bits of the mantissa part of the synthesis filler coefficients are zero most of the time and hence the corresponding multipliers will be switched off. Since the active multipliers during Inverse Polyphase Quadrature Mirror Filter banks (IPQMF) are less, we are able to achieve low powered decoding process without significantly compromising on the accuracy and speed. We synthesized and simulated the architecture using 0.35 pm process technology tinder Synopsys environment. A uniform worst case power reduction of 23.7% has been achieved in the frequency range from 1MHz to 20 MHz when all the multipliers are in active state.
引用
收藏
页码:623 / +
页数:2
相关论文
共 7 条
[1]  
*DSPSGENE FRANTZ D, COMP FIX FLOAT POINT
[2]  
*ISO IEC, 111723 ISOIEC
[3]  
RAISSI R, 2002, THEORY BEHIND MP3
[4]  
THAPLIYAL H, IEEE P MAPLD 1 PLD 2
[5]  
TSAI TH, 2004, IEEE P COMPUT DIGIT, V151
[6]  
TSAI TH, 2005, SIGN PROC SYST DES I, P268
[7]  
Vaidyanathan P. P., 1993, MULTIRATE SYSTEMS FI