Embedded Wafer Level Packages with Laterally Placed and Vertically Stacked Thin Dies

被引:17
作者
Sharma, Gaurav [1 ]
Rao, Vempati Srinivas [1 ]
Kumar, Aditya [1 ]
Su, Nandar [1 ]
Ying, Lim Ying [1 ]
Houe, Khong Chee [1 ]
Lim, Sharon [1 ]
Sekhar, Vasarla Nagendra [1 ]
Rajoo, Ranjan [1 ]
Kripesh, Vaidyanathan [1 ]
Lau, John H. [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 7685, Singapore
来源
2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4 | 2009年
关键词
D O I
10.1109/ECTC.2009.5074217
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Two embedded micro wafer level packages (EMWLP) with (1) laterally placed and (2) vertically stacked thin dies are designed and developed. 3D stacking of thin dies is illustrated as progressive miniaturization driver for multi-chip EMWLP. Both the developed packages have dimensions of 10mm x 10mm x 0.4mm and solder ball pitch of 0.4mm. As part of the work several key processes like thin die stacking, 8 inch wafer encapsulation using compression molding, low temperature dielectric with processing temperature less than 200 degrees C have been developed. The developed EMWLP components successfully pass 1000 air to air thermal cycling (-40 to 125 degrees C), unbiased highly accelerated stress testing (HAST) and moisture sensitivity level (MSL3) tests. Developed EMWLP also show good board level TC (> 1000 cycles) and drop test reliability results. Integration of thin film passives like inductors and capacitors are also demonstrated on EMWLP platform. Developed thin film passives show a higher Q factor when compared to passives on high resistivity silicon platform. Thermo-mechanical simulation studies on developed EMWLP demonstrate that systemic control over die, RDL and package thicknesses can lead to designs with improved mechanical reliability.
引用
收藏
页码:1537 / 1543
页数:7
相关论文
共 7 条
[1]  
Brunnbauer M, 2006, EL PACKAG TECH CONF, P1
[2]   An embedded device technology based on a molded reconfigured wafer [J].
Brunnbauer, M. ;
Fuergut, E. ;
Beer, G. ;
Meyer, T. ;
Hedler, H. ;
Belonio, J. ;
Nomura, E. ;
Kiuchi, K. ;
Kobayashi, K. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :547-+
[3]   Advanced packaging: The redistributed chip package [J].
Keser, Beth ;
Amrine, Craig ;
Duong, Trung ;
Hayes, Scott ;
Leal, George ;
Lytle, William ;
Mitchell, Doug ;
Wenzel, Robert .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (01) :39-43
[4]   The redistributed chip package: A breakthrough for advanced packaging [J].
Keser, Beth ;
Amrine, Craig ;
Duong, Trung ;
Fay, Owen ;
Hayes, Scott ;
Leal, George ;
Lytle, William ;
Mitchell, Doug ;
Wenzel, Robert .
57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, :286-+
[5]   Design and development of a multi-die embedded micro wafer level package [J].
Kripesh, Vaidyanathan ;
Rao, Vempati Srinivas ;
Kumar, Aditya ;
Sharma, Gaurav ;
Houe, Khong Chee ;
Zhang Xiaowu ;
Mong, Khoo Yee ;
Khan, Navas ;
Lau, John .
58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, :1544-1549
[6]   Accumulated creep strain and energy density based thermal fatigue life prediction models for SnAgCu solder joints [J].
Syed, A .
54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, :737-746
[7]   Board level solder joint reliability modeling and testing of TFBGA packages for telecommunication applications [J].
Tee, TY ;
Ng, HS ;
Yap, D ;
Baraton, X ;
Zhong, ZW .
MICROELECTRONICS RELIABILITY, 2003, 43 (07) :1117-1123