A 13-bit 1-MS/s SAR ADC With Rotation-Based Mismatch Error Cancellation

被引:3
作者
Zhang, Jing [1 ]
Zhang, Lulu [1 ]
Zhou, Xiong [1 ]
Ortmanns, Maurits [2 ]
Li, Qiang [1 ]
机构
[1] Univ Elect Sci & Technol China, Inst Integrated Circuits & Syst, Chengdu, Peoples R China
[2] Univ Ulm, Inst Microelect, Ulm, Germany
来源
2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22) | 2022年
基金
中国国家自然科学基金;
关键词
SAR ADCs; capacitor mismatch; oversmapling; comparator;
D O I
10.1109/ISCAS48785.2022.9937501
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a mismatch error cancellation technique for high-resolution successive approximation register (SAR) analog-to-digital converter (ADC). The proposed technique that combines residue voltage oversampling and capacitors rotation significantly diminishes the impact of capacitor mismatch without calibration. A VCO-based comparator is adopted to achieve good noise performance with high energy efficiency. A 13-bit 1-MS/s SAR ADC is designed in a 180-nm CMOS technology to prove this technique. The post-layout simulated SAR ADC consumes 154.45 mu W, achieves SNDR of 75.25 dB and SFDR of 90.34 dB at Nyquist input, resulting in a Schreier figure of merit (FoM) of 170.35 dB.
引用
收藏
页码:6 / 10
页数:5
相关论文
共 14 条
  • [1] Chen L, 2014, PROC EUR SOLID-STATE, P219, DOI 10.1109/ESSCIRC.2014.6942061
  • [2] Chien-Lung Hsu, 2017, 2017 IEEE Great Lakes Biomedical Conference (GLBC), DOI 10.1109/GLBC.2017.7928891
  • [3] A 12-bit SAR ADC With a DAC-Configurable Window Switching Scheme
    Chung, Yung-Hui
    Zeng, Qi-Feng
    Lin, Yi-Shen
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (02) : 358 - 368
  • [4] Ding M., 2015, 2015 IEEE INT SOLID
  • [5] A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration
    Ding, Ming
    Harpe, Pieter
    Liu, Yao-Hong
    Busze, Benjamin
    Philips, Kathleen
    de Groot, Harmke
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 423 - 432
  • [6] Harpe P, 2013, ISSCC DIG TECH PAP I, V56, P270, DOI 10.1109/ISSCC.2013.6487730
  • [7] A 21 fJ/Conversion-Step 100 kS/s 10-bit ADC With a Low-Noise Time-Domain Comparator for Low-Power Sensor Interface
    Lee, Seon-Kyoo
    Park, Seung-Jin
    Park, Hong-June
    Sim, Jae-Yoon
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (03) : 651 - 659
  • [8] All-Digital Background Calibration of a Successive Approximation ADC Using the "Split ADC" Architecture
    McNeill, John A.
    Chan, Ka Yan
    Coln, Michael C. W.
    David, Christopher L.
    Brenneman, Cody
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (10) : 2355 - 2365
  • [9] A 10-bit 500-KS/s Low Power SAR ADC with Splitting Comparator for Bio-Medical Applications
    Pang, Wen-Yi
    Wang, Chao-Shiun
    Chang, You-Kuang
    Chou, Nai-Kuan
    Wang, Chorng-Kuang
    [J]. 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 149 - 152
  • [10] An 11-Bit 250-nW 10-kS/s SAR ADC With Doubled Input Range for Biomedical Applications
    Sadollahi, Mahmoud
    Hamashita, Koichi
    Sobue, Kazuki
    Temes, Gabor C.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (01) : 61 - 73