On bounding the delay of a critical path

被引:0
|
作者
Lee, Leonard [1 ]
Wang, Li-C. [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Process variations cause different behavior of timing-dependent effects across different chips. In this work, we analyze one example of timing-dependent effects, crosscoupling capacitance, and the complex problem space created by considering coupling and process variations together. The delay of a critical path under these conditions is difficult to bound for design and test. We develop a methodology that analyzes this complex space by decomposing the problem space along three dimensions: the aggressor space, test space, and sample space. For design, we utilize an OBDD-based approach to prune the aggressor space based on logical constraints, which can be combined with a worst-case timing window simulator to prune based on both logical and timing constraints. After pruning, the reduced aggressor space can be used to derive a more accurate timing bound. Solving the problems in the test and sample spaces is postponed to the post-silicon stage, where we propose a test selection methodology for bounding the delay of every sample. This methodology is based on probability density estimation and has a tradeoff between the number of tests to apply and the tightness of the delay bound obtained. Experimental results based on benchmark examples are presented to show the effectiveness of the proposed methodology.
引用
收藏
页码:249 / +
页数:2
相关论文
共 50 条
  • [41] Bounding Communication Delay in Energy Harvesting Sensor Networks
    Gu, Yu
    He, Tian
    2010 INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING SYSTEMS ICDCS 2010, 2010,
  • [42] Critical path selection for deep sub-micron delay test and timing validation
    Liou, JJ
    Wang, LC
    Krstic, A
    Cheng, KTT
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3038 - 3048
  • [43] DELAY-TIME MODELING AND CRITICAL-PATH VERIFICATION FOR CMOS DIGITAL DESIGNS
    KIM, KH
    PARK, SB
    COMPUTER-AIDED DESIGN, 1991, 23 (09) : 604 - 614
  • [44] A Novel Binding Algorithm to Reduce Critical Path Delay During High Level Synthesis
    Sinha, Sharad
    Dhawan, Udit
    Lam, Siew Kei
    Srikanthan, Thambipillai
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 278 - 283
  • [45] Evaluation of Issue Queue Delay: Banking Tag RAM and Identifying Correct Critical Path
    Yamaguchi, Kyohei
    Kora, Yuya
    Ando, Hideki
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 313 - 319
  • [46] Reliable and Delay Efficient Multi-Path RPL for Mission Critical IoT Applications
    Mishra, Soumya Nandan
    Khatua, Manas
    IEEE TRANSACTIONS ON MOBILE COMPUTING, 2024, 23 (06) : 6983 - 6996
  • [47] Critical path selection for delay fault testing based upon a statistical timing model
    Wang, LC
    Liou, JJ
    Cheng, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (11) : 1550 - 1565
  • [48] Transition path delay faults: A new path delay fault model for small and large delay defects
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (01) : 98 - 107
  • [49] Path Selection for Transition Path Delay Faults
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 401 - 409
  • [50] Critical path
    New Zealand Engineering, 1995, 50 (06):