On bounding the delay of a critical path

被引:0
|
作者
Lee, Leonard [1 ]
Wang, Li-C. [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Process variations cause different behavior of timing-dependent effects across different chips. In this work, we analyze one example of timing-dependent effects, crosscoupling capacitance, and the complex problem space created by considering coupling and process variations together. The delay of a critical path under these conditions is difficult to bound for design and test. We develop a methodology that analyzes this complex space by decomposing the problem space along three dimensions: the aggressor space, test space, and sample space. For design, we utilize an OBDD-based approach to prune the aggressor space based on logical constraints, which can be combined with a worst-case timing window simulator to prune based on both logical and timing constraints. After pruning, the reduced aggressor space can be used to derive a more accurate timing bound. Solving the problems in the test and sample spaces is postponed to the post-silicon stage, where we propose a test selection methodology for bounding the delay of every sample. This methodology is based on probability density estimation and has a tradeoff between the number of tests to apply and the tightness of the delay bound obtained. Experimental results based on benchmark examples are presented to show the effectiveness of the proposed methodology.
引用
收藏
页码:249 / +
页数:2
相关论文
共 50 条
  • [1] Bounding supply noise induced path delay variation by a relaxation approach
    Wang, BH
    Mazumder, P
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 349 - 354
  • [2] A critical path selection method for delay testing
    Padmanaban, S
    Tragoudas, S
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 232 - 241
  • [3] The delay estimation of critical path in layout design
    Cai, MH
    Sun, LL
    Li, XG
    Yan, XL
    2002 3RD INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2002, : 179 - 181
  • [4] CRITICAL PATH DELAY CHECK SYSTEM.
    Kamikawai, Ryotaro
    Yamada, Minoru
    Chiba, Tsuneyo
    Furumaya, Kenichi
    Tsuchiya, Yoji
    Proceedings - Design Automation Conference, 1981, : 118 - 123
  • [5] Delay modeling and critical-path delay calculation for MTCMOS circuits
    Ohkubo, Naoaki
    Usami, Kimiyoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (12) : 3482 - 3490
  • [6] Dynamic Frequency Boosting beyond Critical Path Delay
    Zompakis, Nikolaos
    Xydis, Sotirios
    2022 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2022,
  • [7] Parameterized critical path selection for delay fault testing
    Siebert, Miroslav
    Gramatova, Elena
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 153 - 156
  • [8] Critical-Reliability Path Identification and Delay Analysis
    Chen, Jifeng
    Wang, Shuo
    Tehranipoor, Mohammad
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 10 (02)
  • [9] Critical path selection for delay test considering coupling noise
    Tayade, Rajeshwary
    Abraham, Jacob A.
    PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, : 119 - 124
  • [10] Critical Path Selection for Delay Testing Considering Coupling Noise
    Tayade, Rajeshwary
    Abraham, Jacob A.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (4-5): : 213 - 223