Trigger voltage walk-out phenomenon in SOI lateral insulated gate bipolar transistor under repetitive electrostatic discharge stresses

被引:1
|
作者
Zhang, Shifeng [1 ]
Han, Yan [1 ]
Ma, Fei [1 ]
机构
[1] Zhejiang Univ, Inst Microelect & Photoelect, Hangzhou 310027, Zhejiang, Peoples R China
关键词
ESD protection; LIGBT; Trigger voltage; PLDMOS TRANSISTORS; SCR; LDMOS; IGBT;
D O I
10.1016/j.sse.2016.02.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Trigger voltage walk-out phenomenon is found in SOI LIGBT's under repetitive ESD stresses. Such a characteristic would cause an IC to be susceptible to the risk of exceeding the ESD design window and thus resulting in core circuit damages when the LIGBT is served as an ESD protection device in the SOI process. This trigger-voltage walk-out phenomenon is investigated in this paper, and both the experimental evidences and device simulation results are presented to offer the insight of the underlying physical mechanism. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:25 / 28
页数:4
相关论文
共 7 条
  • [1] Four Hybrid Gates SOI Lateral Insulated Gate Bipolar Transistor With Improved Carrier Controllability
    Ma, Jie
    Gu, Yong
    Pan, Chengwu
    Zhang, Long
    Zheng, Guiqiang
    Liu, Siyang
    Sun, Weifeng
    Chang, Changyuan
    Zhang, Sen
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2023, 11 : 288 - 293
  • [2] A New Low Turn-Off Loss SOI Lateral Insulated Gate Bipolar Transistor With Buried Variation of Lateral Doping Layer
    Tian, Tao
    Zhang, Sheng-Li
    Guo, Yu-Feng
    Zhang, Jun
    Pan, David Z.
    Yang, Ke-Meng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 62 - 69
  • [3] A new 1200 v punch through-insulated gate bipolar transistor with protection circuit employing lateral insulated gate bipolar transistor and floating p-well voltage sensing scheme
    Ji, In-Hwan
    Choi, Young-Hwan
    Jeon, Byung-Chul
    Lee, Seung-Chul
    Oh, Kwang-Hoon
    Yun, Chong-Man
    Han, Young-Hwan
    Lee, Byung-Chul
    Han, Min-Koo
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2037 - 2040
  • [4] Lateral Variation-Doped Insulated Gate Bipolar Transistor for Low On-State Voltage With Low Loss
    Vaidya, Mahesh
    Naugarhiya, Alok
    Verma, Shrish
    Mishra, Guru Prasad
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (06) : 888 - 891
  • [5] Modeling and simulation of the insulated gate bipolar transistor turn-off voltage slope under inductive load
    Tan Ji
    Zhu Yang-Jun
    Lu Shuo-Jin
    Tian Xiao-Li
    Teng Yuan
    Yang Fei
    Zhang Guang-Yin
    Shen Qian-Xing
    ACTA PHYSICA SINICA, 2016, 65 (15)
  • [6] In/Out Pad Electrostatic Discharge Protection for Sub-Micron Integrated Circuits Based on Lateral Bipolar Transistor
    Karpovich, Maksim S.
    Pichugin, Igor V.
    Vasilyev, Vladislav Yu.
    2015 16TH INTERNATIONAL CONFERENCE OF YOUNG SPECIALISTS ON MICRO/NANOTECHNOLOGIES AND ELECTRON DEVICES, 2015, : 100 - 103
  • [7] MEASUREMENTS OF THE BREAKDOWN VOLTAGE OF THE LATERAL INSULATED GATE BIPOLAR-TRANSISTOR ON THE SILICON-ON-INSULATOR FILM WITH VARYING IMPLANTATION DOSES FOR THE N-BUFFER LAYER
    SUMIDA, H
    HIRABAYASHI, A
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1995, 34 (01): : 85 - 86