Performance benefits of monolithically stacked 3-D FPGA

被引:84
作者
Lin, Mingjie [1 ]
El Gamal, Abbas
Lu, Yi-Chang
Wong, Simon
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
[2] Stanford Univ, Informat Syst Lab, Stanford, CA 94305 USA
[3] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[4] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
field-programmable gate arrays (FPGAs); monolithically stacked; performance; three-dimensional (3-D);
D O I
10.1109/TCAD.2006.887920
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The performance benefits of a monolithically stacked three-dimensional (3-D) field-programmable gate array (FPGA), whereby the programming overhead of an FPGA is stacked on top of a standard CMOS layer containing logic blocks (LBs) and interconnects, are investigated. A Virtex-II-style two-dimensional (2-D) FPGA fabric is used as a baseline architecture to quantify the relative improvements in logic density, delay, and power consumption achieved by such a 3-D FPGA. It is assumed that only the switch transistor and configuration memory cells can be moved to the top layers and that the 3-D FPGA employs the same LB and programmable interconnect architecture as the baseline 2-D FPGA. Assuming they are <= 0.7, the area of a static random-access memory cell and switch transistors having the same characteristics as n-channel metal-oxide-semiconductor devices in the CMOS layer are used. It is shown that a monolithically stacked 3-D FPGA can achieve 3.2 times higher logic density, 1.7 times lower critical path delay, and 1.7 times lower total dynamic power consumption than the baseline 2-D FPGA fabricated in the same 65-mn technology node.
引用
收藏
页码:216 / 229
页数:14
相关论文
共 36 条
[1]   Three-dimensional place and route for FPGAs [J].
Ababei, Cristinel ;
Mogal, Hushrav ;
Bazargan, Kia .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) :1132-1140
[2]  
AHMED E, 2000, P ACM SIGDA INT S FI, P3
[3]  
Alexander M. J., 1995, Proceedings Eighth Annual IEEE International ASIC Conference and Exhibit (Cat. No.95TH8087), P253, DOI 10.1109/ASIC.1995.580726
[4]  
[Anonymous], P 15 INT S IEEE FIEL
[5]  
[Anonymous], 2000, VIRT 2 PLATF FPGA HD
[6]  
Betz V., 1997, Field-programmable Logic and Applications. 7th International Workshop, FPL '97. Proceedings, P213
[7]  
Betz V., 1999, ARCHITECTURE CAD DEE
[8]   THE TRIPTYCH FPGA ARCHITECTURE [J].
BORRIELLO, G ;
EBELING, C ;
HAUCK, SA ;
BURNS, S .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (04) :491-501
[9]  
Burns J., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P268, DOI 10.1109/ISSCC.2001.912632
[10]  
Burns J., 2000, 2000 IEEE International SOI Conference. Proceedings (Cat. No.00CH37125), P20, DOI 10.1109/SOI.2000.892749