On-chip interconnects for next generation system-on-chips

被引:9
作者
Brinkmann, A [1 ]
Niemann, JC [1 ]
Hehemann, I [1 ]
Langen, D [1 ]
Porrmann, M [1 ]
Rückert, U [1 ]
机构
[1] Univ Gesamthsch Paderborn, Heinz Nixdorf Inst, D-4790 Paderborn, Germany
来源
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ASIC.2002.1158058
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Today's deep submicron fabrication technologies enable design engineers to put an impressive number of components like microprocessors, memories, and interfaces on a single microchip. With the emergence of 100 nm processes, billions of transistors can be integrated on one die and form a parallel system, consisting out of thousands of components. To handle this impressive number of components it is important to provide a communication infrastructure which is able to scale with the capabilities of upcoming fabrication technologies and which provides the foundation for efficient on-chip communication protocols. This paper addresses the architectural requirements which are coupled with the transfer of well known techniques from parallel computers onto the design of SoCs and proposes an on-chip architecture which is based on active switch boxes. We will show that this architecture is able to fill the existing design gap between an efficient use of the design space and the design complexity with reasonable resource requirements.
引用
收藏
页码:211 / 215
页数:5
相关论文
共 16 条
[1]  
Berenbrink P, 2001, NINTH EUROMICRO WORKSHOP ON PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, P227
[2]  
BRINKMANN A, 2000, P ITG WORKSH MIKR IN, P41
[3]  
Chi-Hsiang Yeh, 2000, SPAA 2000. Twelfth Annual ACM Symposium on Parallel Algorithms and Architectures, P196
[4]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[5]   Virtual data space - load balancing for irregular applications [J].
Decker, T .
PARALLEL COMPUTING, 2000, 26 (13-14) :1825-1860
[6]  
DEHON A, 2000, P 12 ANN ACM S PAR A, P206
[7]  
Furber SB, 2000, ARM SYSTEM ON CHIP A
[8]  
*ITRS, 2001, INT TECHN ROADM SEM
[9]   High level estimation of the area and power consumption of on-chip interconnects [J].
Langen, D ;
Brinkmann, A ;
Rückert, U .
13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, :297-301
[10]  
Leighton F.T., 1992, Introduction to Parallel Algorithms and Architecture: Arrays. Trees. Hypercubes