Design-for-test approach of an asynchronous network-on-chip architecture and its associated test pattern generation and application

被引:16
作者
Tran, X. -T. [1 ,3 ]
Thonnart, Y. [1 ]
Durupt, J. [1 ]
Beroulle, V. [2 ]
Robach, C. [2 ]
机构
[1] MINATEC, CEA, LETI, F-38054 Grenoble, France
[2] LCIS, Grenoble INP, F-26902 Valence, France
[3] VNU Coltech, SIS Lab, Hanoi 10000, Vietnam
关键词
D O I
10.1049/iet-cdt.2008.0072
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Asynchronous design offers an attractive solution to address the problems faced by networks-on-chip (NoC) designers such as timing constraints. Nevertheless, post-fabrication testing is a big challenge to bring the asynchronous NoCs to the market because of a lack of testing methodology and support. This study first presents the design and implementation of a design-for-test (DfT) architecture, which improves the testability of an asynchronous NoC architecture. Then, a simple method for generating test patterns for network routers is described. Test patterns are automatically generated by a custom program, given the network topology and the network size. Finally, we introduce a testing strategy for the whole asynchronous NoC. With the generated test patterns, the testing methodology presents high fault coverage (99.86%) for single stuck-at fault models.
引用
收藏
页码:487 / 500
页数:14
相关论文
共 23 条
  • [1] Amory AM, 2006, PROC EUR TEST SYMP, P213
  • [2] AMORY AM, 2005, P IEEE INT TEST C, P591
  • [3] Chain: A delay-insensitive chip area interconnect
    Bainbridge, J
    Furber, S
    [J]. IEEE MICRO, 2002, 22 (05) : 16 - 23
  • [4] Delay-insensitive, point-to-point interconnect using m-of-n codes
    Bainbridge, WJ
    Toms, WB
    Edwards, DA
    Furber, SB
    [J]. NINTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2003, : 132 - 140
  • [5] An asynchronous NOC architecture providing low latency service and its multi-level design framework
    Beigné, E
    Clermidy, F
    Vivet, P
    Clouard, A
    Renaudin, M
    [J]. 11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 54 - 63
  • [6] CHAPIRO DM, 1984, THESIS STANFORD U
  • [7] Reusing an on-chip network for the test of core-based systems
    Cota, É
    Carro, L
    Lubaszewski, M
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2004, 9 (04) : 471 - 499
  • [8] Test pattern generation and partial-scan methodology for an asynchronous SoC interconnect
    Efthymiou, A
    Bainbridge, J
    Edwards, D
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (12) : 1384 - 1393
  • [9] GURKAYNAK FK, 2002, P INT S ADV RES AS C
  • [10] HAZEWINDUS PJ, 1992, CSTR9214 CALTECH