Offset-Canceling Single-Ended Sensing Scheme With One-Bit-Line Precharge Architecture for Resistive Nonvolatile Memory in 65-nm CMOS

被引:17
作者
Na, Taehui [1 ]
Song, Byungkyu [1 ]
Choi, Sara [1 ]
Kim, Jung Pill [2 ]
Kang, Seung H. [2 ]
Jung, Seong-Ook [1 ]
机构
[1] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
[2] Qualcomm Inc, San Diego, CA 92121 USA
关键词
Sensors; Nonvolatile memory; Memory management; Resistance; Very large scale integration; Phase change random access memory; Nonvolatile memory (NVM); offset voltage cancellation; read energy; read yield; resistive random access memory (ReRAM); sensing margin; single-ended; spin-transfer-torque RAM (STT-RAM); STT; AMPLIFIER; RERAM;
D O I
10.1109/TVLSI.2019.2925931
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the design of nonvolatile memory (NVM), the sensing scheme (SS) has become a read-energy bottleneck because the required read-cell current is too large to satisfy a target read yield. This problem is further aggravated by technology scaling because increased process variation and reduced supply voltage (V-DD) require more current to satisfy the target read yield. This paper proposes an offset-canceling single-ended SS (OCSE-SS) with one-bit-line precharge architecture (1BLPA) that is intended for use in ultralow power NVM applications. The test chip is fabricated using 65-nm process technology, and the measurement results show that the read energy per bit of the OCSE-SS is 1/3 compared to that of the conventional SS (Conv-SS). The read energy reduction comes from the single-ended sensing, offset cancellation, and 1BLPA features. Moreover, when a resistance difference between the data and reference cells is as small as 0.5 k Omega, the OCSE-SS reads successfully with a V-DD of 1.0 V and a sensing time (t(SEN)) of 17 ns due to the offset cancellation characteristic, whereas the Conv-SS fails regardless of V-DD and t(SEN) values.
引用
收藏
页码:2548 / 2555
页数:8
相关论文
共 28 条
[1]  
Chang MF, 2014, ISSCC DIG TECH PAP I, V57, P332, DOI 10.1109/ISSCC.2014.6757457
[2]   An Offset-Tolerant Fast-Random-Read Current-Sampling-Based Sense Amplifier for Small-Cell-Current Nonvolatile Memory [J].
Chang, Meng-Fan ;
Shen, Shin-Jang ;
Liu, Chia-Chi ;
Wu, Che-Wei ;
Lin, Yu-Fan ;
King, Ya-Chin ;
Lin, Chorng-Jung ;
Liao, Hung-Jen ;
Chih, Yu-Der ;
Yamauchi, Hiroyuki .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) :864-877
[3]  
Chen WH, 2018, ISSCC DIG TECH PAP I, P494, DOI 10.1109/ISSCC.2018.8310400
[4]   Corner-Aware Dynamic Gate Voltage Scheme to Achieve High Read Yield in STT-RAM [J].
Choi, Sara ;
Na, Taehui ;
Kim, Jisu ;
Kim, Jung Pill ;
Kang, Seung H. ;
Jung, Seong-Ook .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (09) :2851-2860
[5]  
Dong Q, 2018, ISSCC DIG TECH PAP I, P480, DOI 10.1109/ISSCC.2018.8310393
[6]  
Fackenthal R, 2014, ISSCC DIG TECH PAP I, V57, P338, DOI 10.1109/ISSCC.2014.6757460
[7]  
Jain P, 2019, ISSCC DIG TECH PAP I, V62, P212, DOI 10.1109/ISSCC.2019.8662393
[8]  
Jefremow M, 2013, ISSCC DIG TECH PAP I, V56, P216, DOI 10.1109/ISSCC.2013.6487706
[9]   An 8 Mb Multi-Layered Cross-Point ReRAM Macro With 443 MB/s Write Throughput [J].
Kawahara, Akifumi ;
Azuma, Ryotaro ;
Ikeda, Yuuichirou ;
Kawai, Ken ;
Katoh, Yoshikazu ;
Hayakawa, Yukio ;
Tsuji, Kiyotaka ;
Yoneda, Shinichi ;
Himeno, Atsushi ;
Shimakawa, Kazuhiko ;
Takagi, Takeshi ;
Mikawa, Takumi ;
Aono, Kunitoshi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (01) :178-185
[10]   QAM-FBMC: A New Multi-Carrier System for Post-OFDM Wireless Communications [J].
Kim, Chanhong ;
Kim, Kyeongyeon ;
Yun, Yeo Hun ;
Ho, Zuleita ;
Lee, Byunghwan ;
Seol, Ji-Yun .
2015 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2015,