A wide range ultra-low power Phase-Locked Loop with automatic frequency setting in 130 nm CMOS technology for data serialisation

被引:1
作者
Firlej, M. [1 ]
Fiutowski, T. [1 ]
Idzik, M. [1 ]
Moron, J. [1 ]
Swientek, K. [1 ]
机构
[1] AGH Univ Sci & Technol, Al Mickiewicza 30, PL-30059 Krakow, Poland
来源
JOURNAL OF INSTRUMENTATION | 2015年 / 10卷
关键词
VLSI circuits; Electronic detector readout concepts (gas; liquid); Electronic detector readout concepts (solid-state); Digital electronic circuits; PLL;
D O I
10.1088/1748-0221/10/12/P12015
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The design and measurements results of a wide frequency range ultra-low power Phase-Locked Loop (PLL) for applications in readout systems of particle physics detectors are presented. The PLL was fabricated in a 130 nm CMOS technology. To allow the implementation of different data serialisation schemes multiple division factors (6, 8, 10, 16) were implemented in the PLL feedback loop. The main PLL block-VCO works in 16 frequency ranges/modes, switched either manually or automatically. A dedicated automatic frequency mode switching circuit was developed to allow simple frequency tuning. Although the PLL was designed and simulated for a frequency range of 30 MHz-3 GHz, due to the SLVS interface limits, the measurements were done only up to 1.3 GHz. The full PLL functionality was experimentally verified, confirming a very low and frequency scalable power consumption (0.7 mW at 1 GHz).
引用
收藏
页数:15
相关论文
共 31 条
  • [21] A Wide Input Range, 95.4% Power Efficiency DC-DC Buck Converter with a Phase-Locked Loop in 0.18 μm BCD
    Kim, Hongjin
    Park, Young-Jun
    Park, Ju-Hyun
    Ryu, Ho-Cheol
    Pu, Young-Gun
    Lee, Minjae
    Hwang, Keumcheol
    Yang, Younggoo
    Lee, Kang-Yoon
    JOURNAL OF POWER ELECTRONICS, 2016, 16 (06) : 2024 - 2034
  • [22] An Ultra-Low Power, Adaptive All-Digital Frequency-Locked Loop With Gain Estimation and Constant Current DCO
    Ali, Imran
    Abbasizadeh, Hamed
    Rehman, Muhammad Riaz Ur
    Asif, Muhammad
    Oh, Seong Jin
    Pu, Young Gun
    Lee, Minjae
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    IEEE ACCESS, 2020, 8 : 97215 - 97230
  • [23] DIGITAL FREQUENCY-LOCKED LOOP WITH WIDE LOCK-IN RANGE AND LOW FREQUENCY ERROR BASED ON MULTI-PHASE CLOCK
    Yahara M.
    Fujimoto K.
    Nishiguchi D.
    Harada Y.
    Fukuhara M.
    International Journal of Innovative Computing, Information and Control, 2022, 18 (06): : 1979 - 1988
  • [24] A PVT tolerant low power wide tuning range differential voltage controlled oscillator design in 90 nm CMOS technology
    Jangra, Vivek
    Kumar, Manoj
    INTEGRATION-THE VLSI JOURNAL, 2023, 93
  • [25] A low power 4-GHz DCO with fine resolution and wide tuning range in 22 nm FDSOI CMOS technology
    Zhang, Chi
    Otto, Michael
    2017 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2017, : 156 - 158
  • [26] A Design of an Area-Efficient 10-GHz Phase-Locked Loop for Source-Synchronous, Multi-Channel Links in 90-nm CMOS Technology
    Bae, Woorham
    Jeong, Deog-Kyoon
    Yoo, Byoung-Joo
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 55 - 58
  • [27] Chip Design of a 24 GHz Band Low-Power Phase-Locked Loop Using an Injection Frequency Divider Circuit and Integrated system for Biomedical Application
    Huang, Jhin-Fang
    Lai, Wen-Cheng
    Hsu, Chien-Ming
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 2075 - 2079
  • [28] An Ultra-Low Power 1.7-2.7 GHz Fractional-N Sub-Sampling Digital Frequency Synthesizer and Modulator for IoT Applications in 40 nm CMOS
    Liu, Yao-Hong
    van den Heuvel, Johan
    Kuramochi, Takashi
    Busze, Benjamin
    Mateman, Paul
    Chillara, Vamshi Krishna
    Wang, Bindi
    Staszewski, Robert Bogdan
    Philips, Kathleen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (05) : 1094 - 1105
  • [29] A mmw Low-Noise Sub-Sampling Phase-Locked Loop with a Non-Pulsed Charge Pump, Frequency Calibration and a Compact Ultra-High-Q Resonator
    Kurth, Patrick
    Scholz, Philipp
    Nickel, Philip
    Hecht, Urs
    Wittenhagen, Enne
    Misselwitz, Kai
    Gerfers, Friedel
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [30] Advantages of ultra-thin SIMOX/CMOS based on well-established 0.8 mu m mass-production technologies for low power 1 V phase locked loop circuits
    Tsuboi, O
    Warashina, S
    Sukegawa, K
    Kawai, S
    Kawamura, S
    Sekine, S
    Takada, K
    Suzuki, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B): : 988 - 991