共 31 条
- [1] Development of scalable frequency and power Phase-Locked Loop in 130 nm CMOS technology JOURNAL OF INSTRUMENTATION, 2014, 9
- [2] A Low Noise and Wide Tuning Range Integrated Phase-Locked Loop 7TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE IEEE IEMCON-2016, 2016,
- [3] Development of a low power Delay-Locked Loop in two 130 nm CMOS technologies JOURNAL OF INSTRUMENTATION, 2016, 11
- [5] A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
- [6] A 60-GHz Phase-Locked Loop with Inductor-Less Wide Operation Range Prescaler in 90-nm CMOS IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 785 - 791
- [7] A 56-to-66 GHz Quadrature Phase-Locked Loop With a Wide Locking Range Divider Chain in 65nm CMOS PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 455 - 458
- [8] Development of a 10-bit ultra-low power SAR ADC with programmable threshold in 130 nm CMOS technology JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
- [10] A fast lock-in all-digital phase-locked loop in 40-nm CMOS technology IEICE ELECTRONICS EXPRESS, 2016, 13 (17):