A wide range ultra-low power Phase-Locked Loop with automatic frequency setting in 130 nm CMOS technology for data serialisation

被引:1
|
作者
Firlej, M. [1 ]
Fiutowski, T. [1 ]
Idzik, M. [1 ]
Moron, J. [1 ]
Swientek, K. [1 ]
机构
[1] AGH Univ Sci & Technol, Al Mickiewicza 30, PL-30059 Krakow, Poland
来源
JOURNAL OF INSTRUMENTATION | 2015年 / 10卷
关键词
VLSI circuits; Electronic detector readout concepts (gas; liquid); Electronic detector readout concepts (solid-state); Digital electronic circuits; PLL;
D O I
10.1088/1748-0221/10/12/P12015
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
The design and measurements results of a wide frequency range ultra-low power Phase-Locked Loop (PLL) for applications in readout systems of particle physics detectors are presented. The PLL was fabricated in a 130 nm CMOS technology. To allow the implementation of different data serialisation schemes multiple division factors (6, 8, 10, 16) were implemented in the PLL feedback loop. The main PLL block-VCO works in 16 frequency ranges/modes, switched either manually or automatically. A dedicated automatic frequency mode switching circuit was developed to allow simple frequency tuning. Although the PLL was designed and simulated for a frequency range of 30 MHz-3 GHz, due to the SLVS interface limits, the measurements were done only up to 1.3 GHz. The full PLL functionality was experimentally verified, confirming a very low and frequency scalable power consumption (0.7 mW at 1 GHz).
引用
收藏
页数:15
相关论文
共 31 条
  • [1] Development of scalable frequency and power Phase-Locked Loop in 130 nm CMOS technology
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [2] A Low Noise and Wide Tuning Range Integrated Phase-Locked Loop
    Shi, Zhan
    Tang, Zhenan
    Wu, Hao
    Cai, Hong
    7TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE IEEE IEMCON-2016, 2016,
  • [3] Development of a low power Delay-Locked Loop in two 130 nm CMOS technologies
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [4] Ultra low power phase detector and phase-locked loop designs and their application as a receiver
    Li, Bo
    Zhai, Yiming
    Yang, Bo
    Salter, Thomas
    Peckerar, Martin
    Goldsman, Neil
    MICROELECTRONICS JOURNAL, 2011, 42 (02) : 358 - 364
  • [5] A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS
    Zhang, Lei
    Lin, Lin
    Zhu, Xinxin
    Wang, Yan
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [6] A 60-GHz Phase-Locked Loop with Inductor-Less Wide Operation Range Prescaler in 90-nm CMOS
    Hoshino, Hiroaki
    Tachibana, Ryoichi
    Mitomo, Toshiya
    Ono, Naoko
    Yoshihara, Yoshiaki
    Fujimoto, Ryuichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 785 - 791
  • [7] A 56-to-66 GHz Quadrature Phase-Locked Loop With a Wide Locking Range Divider Chain in 65nm CMOS
    Zhou, Bin
    Zhang, Lei
    Wang, Yan
    Yu, Zhiping
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 455 - 458
  • [8] Development of a 10-bit ultra-low power SAR ADC with programmable threshold in 130 nm CMOS technology
    Prus, Patryk
    Firlej, Miroslaw
    Fiutowski, Tomasz
    Idzik, Marek
    Moron, Jakub
    Swientek, Krzysztof
    JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
  • [9] A 4224 MHz low jitter phase-locked loop in 0.13-μm CMOS technology
    陈虎
    陆波
    邵轲
    夏玲琍
    黄煜梅
    洪志良
    半导体学报, 2010, (01) : 46 - 50
  • [10] A fast lock-in all-digital phase-locked loop in 40-nm CMOS technology
    Chung, Ching-Che
    Lo, Chi-Kuang
    IEICE ELECTRONICS EXPRESS, 2016, 13 (17):