A fast-lock low-power all-digital DLL-based clock generator with fractional multiple technique

被引:0
|
作者
Lo, Yu-Lung [1 ]
Fan, Fang-Yu [1 ]
Wang, Hsi-Hua [1 ]
Li, Yu-Hsin [1 ]
Chen, Zi-Yi [1 ]
Liu, Jen-Chieh [2 ]
机构
[1] Natl Kaohsiung Normal Univ, Dept Elect Engn, Kaohsiung 824, Taiwan
[2] Natl United Univ, Dept Elect Engn, Miaoli 36003, Taiwan
来源
MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS | 2021年 / 27卷 / 04期
关键词
FREQUENCY-MULTIPLIER; GHZ;
D O I
10.1007/s00542-018-4251-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a fast-lock low-power all-digital delay-locked-loop (ADDLL)-based clock generator is proposed that generates fractional multiples of a reference frequency. The proposed clock generator comprises an ADDLL with dual-loop architecture and a fractional frequency multiplier. The coarse tune loop and fine tune loop of the proposed ADDLL can achieve a fast locking time and decrease the static phase error. Moreover, the proposed frequency multiplier can synthesize the 28-phase output clocks of the ADDLL to achieve high multiples. The experimental results demonstrated that the output frequency range of the proposed clock generator was between 176 and 224 MHz, with multiplication factors of 11 x, 11.5 x, 12 x, 12.5 x, 13 x, 13.5 x, and 14 x to cover the very high frequency (VHF) frequency band, where every channel had a bandwidth of 8 MHz. Moreover, the output duty cycle was close to 50% because a divider was used to generate the output signal and the lock time was less than 20 clock cycles. The clock generator was fabricated using a 0.18-mu m standard CMOS process, with an active area of 0.59 mm(2), power dissipation of 6.7 mW at 224 MHz, and phase noise of - 94.33 dBc/Hz with an offset of 1 MHz. Furthermore, at 176 MHz, the root-mean-square jitter was 25.01 ps, which was less than 0.45% of the output period.
引用
收藏
页码:1335 / 1346
页数:12
相关论文
共 11 条
  • [11] A counter-based all-digital spread-spectrum clock generator with high EMI reduction in 65 nm CMOS
    Chung, Ching-Che
    Sheng, Duo
    Ho, Wei-Da
    IEICE ELECTRONICS EXPRESS, 2013, 10 (06):