Optimization of linear-logarithmic CMOS image sensor using a photogate and a cascode MOSFET for reducing pixel response variation

被引:1
|
作者
Bae, Myunghan [1 ]
Choi, Byoung-Soo [1 ]
Kim, Sang-Hwan [1 ]
Lee, Jimin [1 ]
Oh, Chang-Woo [2 ]
Shin, Jang-Kyoo [1 ]
机构
[1] Kyungpook Natl Univ, Sch Elect Engn, 80 Daehakro, Daegu 41566, South Korea
[2] Kyungpook Natl Univ, Dept Sensor & Display Engn, 80 Daehakro, Daegu 41566, South Korea
来源
PHOTONIC INSTRUMENTATION ENGINEERING IV | 2017年 / 10110卷
关键词
CMOS image sensor; linear-logarithmic pixel; photogate; cascode MOSFET; DYNAMIC-RANGE; CALIBRATION; CHIP;
D O I
10.1117/12.2269080
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Recently, CMOS image sensors (CISs) have become more and more complex because they require high-performances such as wide dynamic range, low-noise, high-speed operation, high-resolution and so on. First of all, wide dynamic range (WDR) is the first requirement for high-performance CIS. Several techniques have been proposed to improve the dynamic range. Although logarithmic pixel can achieve wide dynamic range, it leads to a poor signal-to-noise ratio due to small output swings. Furthermore, the fixed pattern noise of logarithmic pixel is significantly greater compared with other CISs. In this paper, we propose an optimized linear-logarithmic pixel. Compared to a conventional 3-transistor active pixel sensor structure, the proposed linear-logarithmic pixel is using a photogate and a cascode MOSFET in addition. The photogate which is surrounding a photodiode carries out change of sensitivity in the linear response and thus increases the dynamic range. The logarithmic response is caused by a cascode MOSFET. Although the dynamic range of the pixel has been improved, output curves of each pixel were not uniform. In general, as the number of devices increases in the pixel, pixel response variation is more pronounced. Hence, we optimized the linear-logarithmic pixel structure to minimize the pixel response variation. We applied a hard reset method and an optimized cascode MOSFET to the proposed pixel for reducing pixel response variation. Unlike the conventional reset operation, a hard reset using a p-type MOSFET fixes the voltage of each pixel to the same voltage. This reduces non-uniformity of the response in the linear response. The optimized cascode MOSFET achieves less variation in the logarithmic response. We have verified that the optimized pixel shows more uniform response than the conventional pixel, by both simulation and experiment.
引用
收藏
页数:6
相关论文
共 20 条
  • [11] FPN Correction for a Linear-logarithmic CMOS Image Sensor with a Tunable Linear Range Using Two-step Charge Transfer
    Yoo, Byeungseok
    Baek, Inkyu
    Yang, Kyounghoon
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 76 - 77
  • [12] Cmos active pixel image sensor with combined linear and logarithmic mode operation
    Tu, N
    Hornsey, R
    Ingram, SG
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 754 - 757
  • [13] A High Dynamic Range CMOS Image Sensor using Programmable Linear-logarithmic Counter for Low Light Imaging Applications
    Priyadarshini, Neha
    Sarkar, Mukul
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [14] Novel operation scheme for realizing combined linear-logarithmic response in photodiode-type active pixel sensor cells
    Hamasaki, A
    Terauchi, M
    Horii, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3326 - 3329
  • [15] A 143dB 1.96% FPN Linear-Logarithmic CMOS Image Sensor with Threshold-Voltage Cancellation and Tunable Linear Range
    Chou, Wei-Fan
    Yeh, Shang-Fu
    Hsieh, Chih-Cheng
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1497 - 1500
  • [16] Novel operation scheme for realizing combined linear-logarithmic response in photodiode-type active pixel sensor cells
    Hamasaki, Atsushi
    Terauchi, Mamoru
    Horii, Kenju
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (4 B): : 3326 - 3329
  • [17] A novel logarithmic response CMOS image sensor with high output voltage swing and in-pixel fixed pattern noise reduction
    Lai, LW
    King, YC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 105 - 108
  • [18] A novel logarithmic response CMOS image sensor with high output voltage swing and in-pixel fixed-pattern noise reduction
    Lai, LW
    Lai, CH
    King, YC
    IEEE SENSORS JOURNAL, 2004, 4 (01) : 122 - 126
  • [19] Linear-Logarithmic Wide-Dynamic-Range Active Pixel Sensor with Negative Feedback Structure Using Gate/Body-Tied Photodetector with an Overlapping Control Gate
    Jo, Sung-Hyun
    Bae, Myunghan
    Choi, Byoung-Soo
    Seo, Sang-Ho
    Choi, Pyung
    Shin, Jang-Kyoo
    SENSORS AND MATERIALS, 2015, 27 (01) : 97 - 105
  • [20] A WDR CMOS Image Sensor Employing In-pixel Capacitive Variation using a Re-configurable Source Follower for Low Light Applications
    Priyadarshini, Neha
    Anand, Chandani
    Sarkar, Mukul
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 21 - 24