A systematic design approach for low-power 10-bit 100 MS/s pipelined ADC

被引:7
|
作者
Meganathan, D. [1 ]
Sukumaran, Amrith [1 ]
Babu, M. M. Dinesh [1 ]
Moorthi, S. [2 ]
Deepalakshmi, R. [3 ]
机构
[1] Anna Univ, Dept Elect Engn, Madras Inst Technol, Madras 600044, Tamil Nadu, India
[2] Natl Inst Technol, Dept Elect & Elect Engn, Tiruchirappalli 625015, India
[3] Interglobe Technol, Madras 600096, Tamil Nadu, India
关键词
Analog-to-digital subconverter (ADSC); Digital-to-analog subconverter (DASC); Multiplying digital-to-analog converter (MDAC); Common-mode feedback (CMFB); Switched capacitor (SC); Peak-to-peak (p-p); Signal-to-noise ratio (SNR); Signal-to-noise-plus-distortion ratio (SNDR); Total harmonic distortion (THD); Spurious free dynamic range (SFDR); TO-DIGITAL CONVERTER;
D O I
10.1016/j.mejo.2009.06.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A systematic design approach for low-power 10-bit, 100MS/s pipelined analog-to-digital converter (ADC) is presented. At architectural level various per-stage-resolution are analyzed and most suitable architecture is selected for designing 10-bit, 100MS/s pipeline ADC. At Circuit level a modified widebandwidth and high-gain two-stage operational transconductance amplifier (OTA) proposed in this work is used in track-and-hold amplifier (THA) and multiplying digital-to-analog converter (MDAC) sections, to reduce power consumption and thermal noise contribution by the ADC. The signal swing of the analog functional blocks (THA and MDAC sections) is allowed to exceed the supply voltage (1.8 V), which further increases the dynamic range of the circuit. Charge-sharing comparator is proposed in this work, which reduces the dynamic power dissipation and kickback noise of the comparator circuit. The bootstrap technique and bottom plate sampling technique is employed in THA and MDAC sections to reduce the nonlinearity error associated with the input signal resulting in a signal-to-noise-distortion ratio of 58.72/57.57 dB at 2 MHz/Nyquist frequency, respectively. The maximum differential nonlinearity (DNL) is +0.6167/-0.3151 LSB and the maximum integral nonlinearity (INL) is +0.4271/-0.4712 LSB. The dynamic range of the ADC is 58.72 dB for full-scale input signal at 2 MHz input frequency. The ADC consumes 52.6 mW at 100 MS/s sampling rate. The circuit is implemented using UMC-180 nm digital CMOS technology. (C) 2009 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1417 / 1435
页数:19
相关论文
共 50 条
  • [1] Low-power 10-bit 100MS/s pipelined ADC in digital CMOS technology
    Singh, Anil
    Rawat, Veena
    Agarwal, Alpana
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 589 - 596
  • [2] Systematic Design of 10-bit 50MS/s Pipelined ADC
    Zhu, Kehan
    Balagopal, Sakkarapani
    Saxena, Vishal
    2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : 17 - 20
  • [3] A LOW-VOLTAGE LOW-POWER 10-BIT 200 MS/S PIPELINED ADC IN 90 NM CMOS
    Abdinia, Sahel
    Yavari, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (02) : 393 - 405
  • [4] 100 MS/s, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION
    Sarafi, Sahar
    Hadidi, Kheyrollah
    Abbaspour, Ebrahim
    Bin Aain, Abu Khari
    Abbaszadeh, Javad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [5] A 10-bit 60-MS/s Low-Power Pipelined ADC With Split-Capacitor CDS Technique
    Lin, Jin-Fu
    Chang, Soon-Jyh
    Liu, Chun-Cheng
    Huang, Chih-Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (03) : 163 - 167
  • [6] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR
    Jang, ByeongGi
    Hayder, Abbas Syed
    Do, SungHan
    Cho, SungHun
    Lee, DongSoo
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
  • [7] A Design of Low-Power 10-bit 1-MS/s Asynchronous SAR ADC for DSRC Application
    Verma, Deeksha
    Shehzad, Khuram
    Khan, Danial
    Kim, Sung Jin
    Pu, Young Gun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (07) : 1 - 11
  • [8] A 10-bit 100MS/s pipelined ADC in 0.18μm CMOS technology
    Lee, Hwei-Yu
    Liu, Shen-Luan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 3 - +
  • [9] A CMOS 10-bit low-power pipelined A/D converter
    Dai, GD
    Liu, F
    Zhuang, YQ
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1563 - 1566
  • [10] A 10-bit pipelined ADC for high speed, low power applications
    Dong, SC
    Carlson, BS
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 744 - 748