A low power ASK clock and data recovery circuit for wireless implantable electronics

被引:23
|
作者
Yu, Hong [1 ]
Bashirullah, Rizwan [1 ]
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
D O I
10.1109/CICC.2006.321005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low power clock and data recovery (CDR) circuit with integrated ASK demodulator for wireless implantable neural recording microsystems. A modulation scheme based on amplitude shift-keying (ASK) and pulse position modulation (PPM) is employed to simplify the complexity of implant circuits and reduce power transmission requirements. A charge-pump based CDR circuit is used to extract non-return to zero data from the demodulated waveforms. A prototype has been fabricated in 2-poly 3-Metal 0.6 mu m bulk CMOS technology in order to validate circuit functionality. The receiver front-end exhibits a sensitivity of 3.2mV p-p at 1MHz. The ASK demodulator and CDR operates over an input data range of 4kbs to 18kbs, measures 300 mu m by 600 mu m and dissipates 70 mu W from a 2.7V supply.
引用
收藏
页码:249 / 252
页数:4
相关论文
共 50 条
  • [31] Without a reference clock wide tuning range clock and data recovery circuit
    Choi, Si-Young
    Jeong, Hang-Geun
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 118 - +
  • [32] Low power, high-sensitivity clock recovery circuit for LF/HF RFID applications
    Cantalice, Rafael
    Simionovski, Alexandre
    Cortes, Fernando Paixao
    Lubaszewski, Marcelo
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [33] A wide range, low power clock and data recovery scheme for RFID tags
    Hang Yu
    Yan Li
    Lai Jiang
    Zhen Ji
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 101 - 106
  • [34] A wide range, low power clock and data recovery scheme for RFID tags
    Yu, Hang
    Li, Yan
    Jiang, Lai
    Ji, Zhen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 101 - 106
  • [35] An Area- and Power-Efficient Half-Rate Clock and Data Recovery Circuit
    Lee, Yen-Long
    Chang, Soon-Jyh
    Chu, Rong-Sing
    Chen, Yen-Chi
    Goh, Jih Ren
    Huang, Chung-Ming
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2129 - 2132
  • [36] Clock Gated Low Power Sequential Circuit Design
    Dev, Mahendra Pratap
    Baghel, Deepak
    Pandey, Bishwajeet
    Pattanaik, Manisha
    Shukla, Anupam
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 440 - 444
  • [37] Low Jitter and Wide Band frequency Clock Recovery Circuit
    Telba, Ahmed A.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2010, 10 (04): : 234 - 237
  • [38] A low-power 10Gb/s CMOS clock and data recovery circuit with a quarter-rate phase detector
    Hamed Safari
    Hassan Faraji Baghtash
    Esmaeil Najafi Aghdam
    Analog Integrated Circuits and Signal Processing, 2024, 119 : 269 - 282
  • [39] A low-power 10Gb/s CMOS clock and data recovery circuit with a quarter-rate phase detector
    Safari, Hamed
    Baghtash, Hassan Faraji
    Aghdam, Esmaeil Najafi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (02) : 269 - 282
  • [40] A monolithic 10 Gb/s clock and data recovery circuit
    School of Physics Science and Technology, Nanjing Normal University, Nanjing, 210046, China
    不详
    Proc. China-Japan Jt. Microw. Conf., CJMW, 1600, (481-484):