A low power ASK clock and data recovery circuit for wireless implantable electronics

被引:23
|
作者
Yu, Hong [1 ]
Bashirullah, Rizwan [1 ]
机构
[1] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
D O I
10.1109/CICC.2006.321005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a low power clock and data recovery (CDR) circuit with integrated ASK demodulator for wireless implantable neural recording microsystems. A modulation scheme based on amplitude shift-keying (ASK) and pulse position modulation (PPM) is employed to simplify the complexity of implant circuits and reduce power transmission requirements. A charge-pump based CDR circuit is used to extract non-return to zero data from the demodulated waveforms. A prototype has been fabricated in 2-poly 3-Metal 0.6 mu m bulk CMOS technology in order to validate circuit functionality. The receiver front-end exhibits a sensitivity of 3.2mV p-p at 1MHz. The ASK demodulator and CDR operates over an input data range of 4kbs to 18kbs, measures 300 mu m by 600 mu m and dissipates 70 mu W from a 2.7V supply.
引用
收藏
页码:249 / 252
页数:4
相关论文
共 50 条
  • [21] Low Power Energy Recovery Clock
    Supreeth, M. S.
    Judy, D. Jennifer
    Sagar, Kore
    Bhaaskaran, V. S. Kanchana
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [22] A Low-Power Noncoherent BPSK Demodulator and Clock Recovery Circuit for High-Data-Rate Biomedical Applications
    Asgarian, Farzad
    Sodagar, Amir M.
    2009 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-20, 2009, : 4840 - 4843
  • [23] An Implantable Power Extraction Circuit with Integrated PMUTs for Wireless Power Delivery
    Wong, Oi-Ying
    Tabruyn, Dries
    Rochus, Veronique
    Van Helleputte, Nick
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 217 - 220
  • [24] A Low-Jitter Video Clock Recovery Circuit
    Ali, Hossam
    Hegazi, Emad
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2326 - 2329
  • [25] Phase detector for data-clock recovery circuit
    Hati, A
    Ghosh, M
    Sarkar, BC
    ELECTRONICS LETTERS, 2002, 38 (04) : 161 - 163
  • [26] High performance digital clock and data recovery circuit
    College of Information Technology Science, Nankai University, Tianjin 300071, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2008, 3 (435-439):
  • [27] A High-Efficiency, Low-Power Wireless Power and Data Frontend for Implantable Applications
    Wang, Yawei
    Mai, Songping
    Zhang, Chun
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [28] A 3 V low power 156/622/1244 Mbps CMOS parallel clock and data recovery circuit for optical communications
    Seo, HM
    Woo, CG
    Oh, SW
    Jung, SW
    Choi, P
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (08) : 1720 - 1727
  • [29] Without a reference clock wide tuning range clock and data recovery circuit
    Choi, Si-Young
    Jeong, Hang-Geun
    PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 56 - 59
  • [30] On improving the spectral purity of the regenerated clock signal in a data clock recovery circuit
    Ghosh, M
    Hati, A
    Sarkar, BC
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2002, 9 (04) : 255 - 259