Modeling and simulation of a serial-link multistage interconnection network using VHDL

被引:0
|
作者
Vakilzadian, H
SharifKashani, H
Nagisetty, S
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A serial-link multistage interconnection network has been proposed [1] as an alternative for a full-mesh single stage network [2-4] for connecting an array of processors and memory modules. In this network columns of switches are used to connect the serial bi-directional links to the processors and memory elements. The inner column of switches are connected point-to-point where the outer columns are connected in binary tree topology. This paper describes a modeling and simulation study of the performance of the network using VHDL. Since this level of modeling is low level, the results have been compared against a serial point-to-point network described in VHDL. Both networks have been modeled in Network II.5 and the results of response time and link utilization are also included.
引用
收藏
页码:271 / 275
页数:5
相关论文
共 50 条
  • [41] Modeling and simulation of metal-semiconductor-metal photodetector using VHDL-AMS
    Wu, S
    Kang, SM
    BMAS 2004: IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION CONFERENCE - PROCEEDINGS, 2004, : 59 - 63
  • [42] Application of Neural Network Based Cascade-able Transceiver Model in Serial Link Simulation
    Zhao, Yixuan
    Thong Nguyen
    Schutt-Aine, Jose E.
    2022 IEEE 26TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2022,
  • [43] Modeling and simulation of a multistage absorption hydration hybrid process using equation oriented modeling environment
    Li, You
    Li, Xingang
    Li, Hong
    Zhang, Luhong
    Xin, Feng
    Lian, Jingyan
    Li, Yonghong
    COMPUTERS & CHEMICAL ENGINEERING, 2016, 86 : 160 - 170
  • [44] Behavioral fault modeling and simulation using VHDL-AMS to speed-up analog fault simulation
    Kiliç, Y
    Zwolinski, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (02) : 177 - 190
  • [45] Behavioral Fault Modeling and Simulation Using VHDL-AMS to Speed-Up Analog Fault Simulation
    Y. Kiliç
    M. Zwoliński
    Analog Integrated Circuits and Signal Processing, 2004, 39 : 177 - 190
  • [46] Multistage network with globally controlled switching stages and its implementation using optical multi-interconnection modules
    Cassinelli, A
    Naruse, M
    Ishikawa, M
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2004, 22 (02) : 315 - 328
  • [47] Telecommunications network design using modeling and simulation
    Olabe, MA
    Olabe, JC
    IEEE TRANSACTIONS ON EDUCATION, 1998, 41 (01) : 37 - 44
  • [48] Exact Modeling of n-Link Spatial Serial Structures Using Transfer Matrices
    Kivila, Arto
    Book, Wayne
    Singhose, William
    JOURNAL OF DYNAMIC SYSTEMS MEASUREMENT AND CONTROL-TRANSACTIONS OF THE ASME, 2017, 139 (11):
  • [49] Modeling and simulation of a Sigma-Delta digital to analog converter using VHDL-AMS
    Vogels, M
    De Smedt, B
    Gielen, G
    2000 IEEE/ACM INTERNATIONAL WORKSHOP ON BEHAVIORAL MODELING AND SIMULATION, PROCEEDINGS, 2000, : 5 - 9
  • [50] Modeling and simulation sigma-delta analog to digital converters using VHDL-AMS
    Szermer, M
    Daniel, M
    Napieralski, A
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 331 - 333