Modeling and simulation of a serial-link multistage interconnection network using VHDL

被引:0
|
作者
Vakilzadian, H
SharifKashani, H
Nagisetty, S
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A serial-link multistage interconnection network has been proposed [1] as an alternative for a full-mesh single stage network [2-4] for connecting an array of processors and memory modules. In this network columns of switches are used to connect the serial bi-directional links to the processors and memory elements. The inner column of switches are connected point-to-point where the outer columns are connected in binary tree topology. This paper describes a modeling and simulation study of the performance of the network using VHDL. Since this level of modeling is low level, the results have been compared against a serial point-to-point network described in VHDL. Both networks have been modeled in Network II.5 and the results of response time and link utilization are also included.
引用
收藏
页码:271 / 275
页数:5
相关论文
共 50 条
  • [1] DESIGN AND SIMULATION OF A MULTISTAGE INTERCONNECTION NETWORK
    HOLZNER, R
    TOMANN, S
    LECTURE NOTES IN COMPUTER SCIENCE, 1990, 457 : 385 - 396
  • [2] An LSI implementation of the simple serial synchronized multistage interconnection network
    Kamei, T
    Sasahara, M
    Amano, H
    PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 673 - 674
  • [3] Design and analysis of a serial link interconnection network architecture
    Sharif, HR
    Vakilzadian, H
    Nagisetty, S
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 1996, 11 (05): : 287 - 299
  • [4] Optical link simulation using VHDL
    Koh, S
    Ye, L
    PROCEEDINGS OF THE IEEE SOUTHEASTCON '96: BRINGING TOGETHER EDUCATION, SCIENCE AND TECHNOLOGY, 1996, : 187 - 190
  • [5] Modeling and characterization of high-speed serial link interconnection media
    Miller, D
    Tripathi, A
    2000 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2000, 4339 : 387 - 391
  • [6] PAM-4 SIGNAL TRANSMITTER USING FPGA AND DAC FOR SERIAL-LINK TEST
    Yuminaka, Yasushi
    Sato, Natsuki
    Chigira, Takahito
    Toyoda, Kohei
    Iijima, Yosuke
    JOURNAL OF APPLIED LOGICS-IFCOLOG JOURNAL OF LOGICS AND THEIR APPLICATIONS, 2020, 7 (01): : 29 - 40
  • [7] Hot spot contention and message combining in the Simple Serial Synchronized Multistage Interconnection Network
    Hanawa, T
    Fujiwara, T
    Amano, H
    EIGHTH IEEE SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 1996, : 298 - 305
  • [8] MODELING OF OPTICAL-DEVICES FOR THE DESIGN OF MULTISTAGE INTERCONNECTION NETWORK SYSTEMS
    GUIZANI, M
    INTERNATIONAL JOURNAL OF INFRARED AND MILLIMETER WAVES, 1994, 15 (08): : 1445 - 1461
  • [9] A force display system using a serial-link structure driven by a parallel-wire mechanism
    Kino, H
    Yabe, S
    Kawamura, S
    ADVANCED ROBOTICS, 2005, 19 (01) : 21 - 37
  • [10] Simulation for multistage interconnection networks using relaxed blocking model
    Vasiliadis, D. C.
    Rizos, G. E.
    RECENT PROGRESS IN COMPUTATIONAL SCIENCES AND ENGINEERING, VOLS 7A AND 7B, 2006, 7A-B : 570 - 575