Ancilla-input and garbage-output optimized design of a reversible quantum integer multiplier

被引:46
作者
Jayashree, H. V. [1 ]
Thapliyal, Himanshu [2 ]
Arabnia, Hamid R. [3 ]
Agrawal, V. K. [4 ]
机构
[1] PES Inst Technol, Dept ECE, Bangalore, Karnataka, India
[2] Univ Kentucky, Dept Elect & Comp Engn, Lexington, KY USA
[3] Univ Georgia, Dept Comp Sci, Athens, GA 30602 USA
[4] PES Inst Technol, Dept ISE, Bangalore, Karnataka, India
关键词
Reversible logic; Multiplier; Fredkin gate; Quantum arithmetic; GATES; CIRCUIT;
D O I
10.1007/s11227-016-1676-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A reversible logic has application in quantum computing. A reversible logic design needs resources such as ancilla and garbage qubits to reconfigure circuit functions or gate functions. The removal of garbage qubits and ancilla qubits are essential in designing an efficient quantum circuit. In the literature, there are multiple designs that have been proposed for a reversible multiplication operation. A multiplication hardware is essential for the circuit design of quantum algorithms, quantum cryptanalysis, and digital signal processing applications. The existing designs of reversible quantum integer multipliers suffer from redundant garbage qubits. In this work, we propose a reversible logic based, garbage-free and ancilla qubit optimized design of a quantum integer multiplier. The proposed quantum integer multiplier utilizes a novel add and rotate methodology that is specially suitable for a reversible computing paradigm. The proposed design methodology is the modified version of a conventional shift and add method. The proposed design of the quantum integer multiplier incorporates add or no operation based on multiplier qubits and followed by a rotate right operation. The proposed design of the quantum integer multiplier produces zero garbage qubits and shows an improvement ranging from 60 to 90 % in ancilla qubits count over the existing work on reversible quantum integer multipliers.
引用
收藏
页码:1477 / 1493
页数:17
相关论文
共 39 条
[1]  
[Anonymous], 1990, Complexity, Entropy, and the Physics of Information
[2]  
[Anonymous], INT J SCI RES DEV
[3]  
[Anonymous], J EMERG TECHNOL COMP
[4]  
[Anonymous], 2005, REVERSIBLE LOGIC SYN
[5]   The Design of Reversible Multiplier using Ancient Indian Mathematics [J].
Banerjee, Arindam ;
Das, Debesh Kumar .
2013 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2013, :31-35
[6]   ELEMENTARY GATES FOR QUANTUM COMPUTATION [J].
BARENCO, A ;
BENNETT, CH ;
CLEVE, R ;
DIVINCENZO, DP ;
MARGOLUS, N ;
SHOR, P ;
SLEATOR, T ;
SMOLIN, JA ;
WEINFURTER, H .
PHYSICAL REVIEW A, 1995, 52 (05) :3457-3467
[7]  
Bhagyalakshmi H., 2012, Int. J. VLSI Des. Commun. Syst, V3, P27, DOI DOI 10.5121/VLSIC.2012.3603
[8]   On the Effect of Quantum Interaction Distance on Quantum Addition Circuits [J].
Choi, Byung-Soo ;
Van Meter, Rodney .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (03)
[9]  
Draper TG, 2006, QUANTUM INFORM COMPU, V6, P351
[10]  
Fredkin Edward., 2002, Conservative logic