The Impact of NBTI Effect on Combinational Circuit: Modeling, Simulation, and Analysis

被引:208
作者
Wang, Wenping [1 ]
Yang, Shengqi [2 ]
Bhardwaj, Sarvesh [4 ]
Vrudhula, Sarma [3 ]
Liu, Frank [5 ]
Cao, Yu [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[2] Shanghai Univ, Dept Commun & Informat Engn, Shanghai 200072, Peoples R China
[3] Arizona State Univ, Dept Comp Sci & Engn, Tempe, AZ 85287 USA
[4] Synopsys Inc, Mountain View, CA 94043 USA
[5] IBM Corp, Austin Res Lab, Austin, TX 78758 USA
基金
美国国家科学基金会;
关键词
Duty cycle; input pattern; negative bias temperature instability (NBTI); performance degradation; speed; supply voltage; temperature; BIAS TEMPERATURE INSTABILITY; GENERATION; INTERFACE;
D O I
10.1109/TVLSI.2008.2008810
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Negative-bias-temperature instability (NBTI) has become the primary limiting factor of circuit life time. In this paper, we develop a hierarchical framework for analyzing the impact of NBTI on the performance of logic circuits under various operation conditions, such as the supply voltage, temperature, and node switching activity. Given a circuit topology and input switching activity, we propose an efficient method to predict the degradation of circuit speed over a long period of time. The effectiveness of our method is comprehensively demonstrated with the International Symposium on Circuits and Systems (ISCAS) benchmarks and a 65-nm industrial design. Furthermore, we extract the following key design insights for reliable circuit design under NBTI effect, including: 1) During dynamic operation, NBTI-induced degradation is relatively insensitive to supply voltage, but strongly dependent on temperature; 2) There is an optimum supply voltage that leads to the minimum of circuit performance degradation; circuit degradation rate actually goes up if supply voltage is lower than the optimum value; 3) Circuit performance degradation due to NBTI is highly sensitive to input vectors. The difference in delay degradation is up to 5 for various static and dynamic operations. Finally, we examine the interaction between NBTI effect, and process and design uncertainty in realistic conditions.
引用
收藏
页码:173 / 183
页数:11
相关论文
共 24 条
[1]   A comprehensive model of PMOS NBTI degradation [J].
Alam, MA ;
Mahapatra, S .
MICROELECTRONICS RELIABILITY, 2005, 45 (01) :71-81
[2]  
ALAM MA, 2005, LECT SER, V501
[3]  
[Anonymous], 1999, P S VLSI TECH
[4]  
[Anonymous], 2006, P ACM IEEE DATE MUN
[5]   Predictive modeling of the NBTI effect for reliable design [J].
Bhardwaj, Sarvesh ;
Wang, Wenping ;
Vattikonda, Rakesh ;
Cao, Yu ;
Vrudhula, Sarma .
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, :189-192
[6]   Electronics beyond nano-scale CMOS [J].
Borkar, Shekhar .
43rd Design Automation Conference, Proceedings 2006, 2006, :807-808
[7]   A comprehensive framework for predictive modeling of negative bias temperature instability [J].
Chakravarthi, S ;
Krishnan, AT ;
Reddy, V ;
Machala, CF ;
Krishnan, S .
2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, :273-282
[8]   Dynamic NBTI of pMOS transistors and its impact on device lifetime [J].
Chen, G ;
Chuah, KY ;
Li, MF ;
Chan, DS ;
Ang, CH ;
Zheng, JZ ;
Jin, Y ;
Kwong, DL .
41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, :196-202
[9]   Simultaneous extraction of recoverable and permanent components contributing to bias-temperature instability [J].
Grasser, T. ;
Kaczer, B. ;
Hehenberger, R. ;
Goes, W. ;
O'Connor, R. ;
Reisinger, H. ;
Gustin, W. ;
Schluender, C. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :801-+
[10]  
Huard V., 2007, P IEDM, P797