Design and Performance of the 6 GHz Waveform Digitizing Chip DRS4

被引:0
|
作者
Ritt, Stefan [1 ]
机构
[1] Paul Scherrer Inst, CH-5232 Villigen, Switzerland
来源
2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9 | 2009年
关键词
TELESCOPE;
D O I
暂无
中图分类号
R8 [特种医学]; R445 [影像诊断学];
学科分类号
1002 ; 100207 ; 1009 ;
摘要
The high demands of modern experiments in fast waveform digitizing led to the development of the DRS4 chip, which is a radiation hard switched capacitor array (SCA) fabricated in a 0.25 mu m CMOS process. It is capable to digitize 8+1 input channels at sampling rates up to 6 Giga-samples per second (GSPS) with an individual channel depth of 1024 bins and a effective range of 11.5 bits. A novel cascading scheme allows the combination of several channels or even chips to deliver very deep sampling depths or interleaved sampling with up to 48 GSPS. An on-chip PLL ensures high timing accuracy over a wide temperature range. The high analog bandwidth of 850 MHz, low power consumption of 40 mW/channel and fast readout time make this chip attractive for many experiments, replacing traditional ADCs and TDCs.
引用
收藏
页码:787 / 790
页数:4
相关论文
共 50 条
  • [41] Design and performance of a 60-GHz multi-chip module receiver employing substrate integrated waveguides
    Samanta, K. K.
    Stephens, D.
    Robertson, I. D.
    IET MICROWAVES ANTENNAS & PROPAGATION, 2007, 1 (05) : 961 - 967
  • [42] Design of a 4-6GHz Wideband LNA in 0.13μm CMOS Technology
    Arshad, Sana
    Zafar, Faiza
    Wahab, Qamar-ul
    IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS DESIGN, SYSTEMS AND APPLICATIONS (ICEDSA 2012), 2012, : 125 - 129
  • [43] Chip-Package Co-Design for Optimization of 5.8GHz LNA Performance Based on Embedded Inductors
    Sun, Haiyan
    Sun, Wenjun
    Sun, Ling
    Zhao, Jicong
    Peng, Yihong
    Fang, Jiaen
    Miao, Xiaoyong
    Wang, Honghui
    PROGRESS IN ELECTROMAGNETICS RESEARCH M, 2018, 71 : 95 - 105
  • [44] A high-performance miniaturized 6/4-GHz satellite receiver using MMIC technology
    Gupta, R
    Upshur, J
    Mott, R
    Pryor, L
    1999 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-4, 1999, : 1059 - 1062
  • [45] Co-Design of a High Performance 12-bit 8GHz DDR4 Switch on a Laminate-based CSP (Chip Scale Packaging) Technology
    Li, Ming
    Moreira-Tamayo, Oscar
    Murugan, Rajen
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 992 - 996
  • [46] Modelling of a 4-18GHz 6W flip-chip integrated power amplifier based on GaNHEMTs technology
    De Meyer, Sandra
    Philippon, Audrey
    Campovecchio, Michel
    Charbonniaud, Christophe
    Piotrowicz, Stephane
    Floriot, Didier
    Quere, Raymond
    GAAS 2005: 13TH EUROPEAN GALLIUM ARSENIDE AND OTHER COMPOUND SEMICONDUCTORS APPLICATION SYMPOSIUM, CONFERENCE PROCEEDINGS, 2005, : 657 - 660
  • [47] Modelling of a 4-18GHz 6W flip-chip integrated power amplifier based on GaNHEMTs technology
    De Meyer, Sandra
    Philippon, Audrey
    Campovecchio, Michel
    Charbonniaud, Christophe
    Piotrowicz, Stephane
    Floriot, Didier
    Quere, Raymond
    35TH EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2005, : 1603 - 1606
  • [48] Novel Compact Chip Design of 5GHz LTCC Dual Mode 4 Poles Quasi-Elliptic Resonator Filter
    Chen, Chien-Heng
    Lin, Kuan-Huang
    2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2007, : 1903 - 1906
  • [49] Crescent shaped novel 4 x 4 port MIMO design with defected ground structure for multiband sub 6 GHz applications
    Chowdary, P. Sushma
    Panda, Sampad Kumar
    Naidu, V. Praveen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (01)
  • [50] Design and Analysis of a 4.2 mW 4 K 6-8 GHz CMOS LNA for Superconducting Qubit Readout
    Caglar, Alican
    Van Winckel, Steven
    Brebels, Steven
    Wambacq, Piet
    Craninckx, Jan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (06) : 1586 - 1596